Datasheet

Table Of Contents
PN532_C1 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2017. All rights reserved.
Product data sheet
COMPANY PUBLIC
Rev. 3.6 — 28 November 2017
115436 90 of 222
NXP Semiconductors
PN532/C1
Near Field Communication (NFC) controller
8.5 Power clock and reset controller
The PCR controller is responsible for the clock generation, power management and reset
mechanism within the PN532.
8.5.1 PCR block diagram
The block diagram shows the relationship between the PCR, other embedded blocks and
external signals.
PCR block diagram
Table 130. PN532 clock source characteristics
Clock name Frequency MHz Tolerance Clock source Comments
OSC_CLK27 27.12 14 kHz OSC 27.12 Output of OSC 27
CPU_CLK 27.12/13.56/6.78 500 ppm OSC 27.12 Default is 6.78 MHz
HSU_CLK 27.12 14 kHz OSC 27.12
Power On
80C51
CLK27_GEN
POWER_SEQUENCER
state machine
STATUS & CONTROL
registers
CPU_CLK
DVDD
P32_INT0
P33_INT1
PCR_int0
OSC 27.12
Host
RF_DETECT
RSTOUT_N
GPIRQ
interfaces
OSC_CLK27
HSU_CLK
HSU_ON / SPI_ON / I2C_ON
PN532
Power management
Contactless Interface Unit
RSTPD_N
CLOCK_CLK
Reset
Reset (POR)
PCR