Datasheet

Table Of Contents
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
PN532_C1 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2017. All rights reserved.
Product data sheet
COMPANY PUBLIC
Rev. 3.6 — 28 November 2017
115436 191 of 222
NXP Semiconductors
PN532/C1
Near Field Communication (NFC) controller
8.7.2 SFR registers
6330h SIC_CLK sic_clk_p34_en Reserved Errorbusbitenable Errorbusbitsel[2:0]
6331h CIU_Command RcvOff Power-down Command
6332h CIU_CommIEn Reserved TxIEn RXIEn IdleIEn HiAlertIEn LoAlertIEn ErrIEn TimerIEn
6333h CIU_DivIEn Reserved SiginAct IEn ModeIEn CRCIEn RfOnIEn RfOffIEn
6334h CIU_CommIrq Set1 TxIRq RxIRq IdleIrq HiAltertIRq LoAlertIRq ErrIRq TimerIRq
6335h CIU_DivIrq Set2 Reserved SiginActIrq ModeIRq CRCIRq RfOnIRq RfOffIRq
6336h CIU_Error WrErr TempErr RFErr BufferOvfl CollErr CRCErr ParityErr ProtocollErr
6337h CIU_Status1 CIU_IRQ_1 CRCOk CRCReady CIU_IRQ_0 TRunning RFOn HiAlert LoAlert
6338h CIU_Status2 TempSensClear Reserved RFFreqOK TgActivated MFCrypto1On ModemState[2:0]
6339h CIU_FIFOData FIFOData[7:0]
633Ah CIU_FIFOLevel FlushBuffer FIFOLevel[6:0]
633Bh CIU_WaterLevel Reserved WaterLevel[5:0]
633Ch CIU_Control TStopNow TStartNow WrNFCIP-1IDtoFIFO Initiator Reserved RxLastBits[2:0]
633Dh CIU_BitFraming StartSend RxAlign[2:0] Reserved TxLastBits[2:0]
633Eh CIU_Coll ValuesAfterColl Reserved CollPosNotValid CollPos
633Fh to
FFFFh
Reserved
Table 288. Standard registers mapping …continued
Register
address
Register
name
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0
Table 289. SFR registers mapping
SFR
address
Register name Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0
80h Reserved
81h
[1]
SP Stack Pointer SP[7:0]
82h
[1]
DPL Data Pointer Low DPL[7:0]
83h
[1]
DPH Data Pointer High DPLH7:0]
84h to 86h Reserved
87h PCON SMOD Reserved CPU_PD Reserved
88h T01CON TF1 TR1 TF0 TR0 IE1 IT1 IE0 IT0
89h T01MOD GATE1 C/T1 M11 M10 GATE0 C/T0 M01 M00
8Ah T0L T0L.7 T0L.6 T0L.5 T0L.4 T0L.3 T0L.2 T0L.1 T0L.0
8Bh T1L T1L.7 T1L.6 T1L.5 T1L.4 T1L.3 T1L.2 T1L.1 T1L.0
8Ch T0H T0H.7 T0H.6 T0H.5 T0H.4 T0H.3 T0H.2 T0H.1 T0H.0
8Dh T1H T1H.7 T1H.6 T1H.5 T1H.4 T1H.3 T1H.2 T1H.1 T1H.0
8Eh to 97h Reserved
98h S0CON SM0 SM1 SM2 REN TB8 RB8 TI RI