User's Manual
SARA-G3 and SARA-U2 series - System Integration Manual
UBX-13000995 - R18 Advance Information System description
Page 34 of 206
1.6.1.3 Switch-on sequence from power-off mode
Figure 22 shows the modules power-on sequence from the power-off mode, describing the following phases:
x The external supply is still applied to the VCC inputs as it is assumed that the module has been previously
switched off by means of the AT+CPWROFF command: the V_BCKP output is internally enabled as proper
VCC is present, the RESET_N of SARA-U2 series is set to high logic level due to internal pull-up to V_BCKP,
the PWR_ON is set to high logic level due to external pull-up connected to V_BCKP or VCC.
x The PWR_ON input pin is set low for a valid time period, representing the start-up event.
x All the generic digital pins of the modules are tri-stated until the switch-on of their supply source (V_INT):
any external signal connected to the generic digital pins must be tri-stated or set low at least until the
activation of the V_INT supply output to avoid latch-up of circuits and allow a proper boot of the module.
x The V_INT generic digital interfaces supply output is enabled by the integrated power management unit.
x The RESET_N line of SARA-G3 series rise suddenly to high logic level due to internal pull-up to V_INT.
x The internal reset signal is held low by the integrated power management unit: the baseband processor core
and all the digital pins of the modules are held in reset state.
x When the internal reset signal is released by the integrated power management unit, the processor core
starts to configure the digital pins of the modules to each default operational state.
x The duration of this pins’ configuration phase differs within generic digital interfaces (3 s typical) and the
USB interface due to specific host / device enumeration timings (5 s typical, see section 1.9.3). The host
application processor should not send any AT command over the AT interfaces (USB, UART) of the modules
until the end of this interfaces’ configuration phase to allow a proper boot of the module.
x After the interfaces’ configuration phase, the application can start sending AT commands, and the following
starting procedure is suggested to check the effective completion of the module internal boot sequence:
send AT and wait for the response with a 30 s timeout, iterate it 4 times without resetting or removing the
VCC supply of the module, and then run the application.
VCC
V_BCKP
PWR_ON
SARA-U2 RESET_N
V_INT
SARA-G3 RESET_N
Internal Res et
System State
Digital Pins State
Internal Reset → Operational Operational
Tristate / Floating
OFF ON
Internal Reset
Start of interface
configuration
Module interfaces
are configured
Start-up
event
Figure 22: SARA-G3 and SARA-U2 series power-on sequence from power-off mode
The Internal Reset signal is not available on a module pin, but the application can monitor the V_INT pin
to sense the start of the power-on sequence.
Before the switch-on of the generic digital interface supply source (V_INT) of the module, no voltage
driven by an external application should be applied to any generic digital interface of the modules.