Datasheet

T
T
T
S
S
S
3
3
3
2
2
2
M
M
M
L
L
L
D
D
D
6
6
6
4
4
4
V
V
V
6
6
6
F
F
F
5
5
5
184PIN DDR266 Unbuffered DIMM
256MB With 32Mx8 CL2.5
DC CHARACTERISTICS
mA
Operating current - burst write; Burst length = 2; writes; continuous burst; One
bank active address and control inputs changing once per clock cycle; CL=2.5 at
tCK = tCK min; DQ, DM and DQS inputs changing twice per clock cycle, 50% of
input data changing at every burst
(Recommended operating condition unless otherwise noted, TA = 0 to 70°C)
Parameter Symbol
IDD4W 1,160 mA
Max. Unit Note
Auto refresh current; tRC = tRFC(min)
Operating current - One bank Active-Precharge;
tRC=tRC min; tCK= tCK min
DQ, DM and DQS inputs changing twice per clock cycle;
IDD5 1,440 mA
Address and control inputs changing once per clock cycle
IDD0 760
Self refresh current; CKE <= 0.2V; IDD6
mA
24 mA
Operating current - One bank Active-Read-Precharge; Burst=2;
TRC=tRC min; CL=2.5; tCK=tCK min; VIN=VREF fro DQ, DQS and DM
IDD1 960
Operating current - Four bank operation;
Four bank interleaving with BL=4
-Refer to the following page for detailed test condition
mA
IDD7 2,280 mA
Percharge power-down standby current; All banks idle; power-down mode;
CKE = <VIL(max); tCK= tCK min VIN = VREF for DQ,DQS and DM
IDD2P
Note:
24 mA
1. Module IDD was calculated on the basis of component IDD and can be differently measured according to DQ
loading capacitor.
Precharge Floating standby current; CS# > =VIH(min);All banks idle;
CKE > = VIH(min); tCK=133MHz for DDR266
Address and other control inputs changing once per clock cycle;
VIN = VREF for DQ, DQS and DM
IDD2F 216 mA
Active power - down standby current; one bank active; power-down mode; CKE<=
VIL (max); tCK = tCK min;
VIN = VREF for DQ, DQS and DM
IDD3P 256 mA
Active standby current; CS# >= VIH(min); CKE>=VIH(min);
one bank active; active - precharge; tRC=tRASmax; tCK = tCK min;
DQ, DQS and DM inputs changing twice per clock cycle; address and other control
inputs changing once per clock cycle
IDD3N 400 mA
Operating current - burst read; Burst length = 2; reads; continuous burst;
One bank active; address and control inputs changing once per clock cycle;
CL=2.5 at tCK = tCK min; 50% of data changing at every burst; lout = 0 mA
IDD4R 1,240
Transcend Information Inc.
6