Datasheet
XIO2213B
SCPS210F –OCTOBER 2008–REVISED MAY 2013
www.ti.com
8.45 Isochronous Receive Context Command Pointer Register
The isochronous receive context command pointer register contains a pointer to the address of the first
descriptor block that the controller accesses when software enables an isochronous receive context by
setting bit 15 (run) in the isochronous receive context control register (see Section 8.44) to 1b. The n
value in the following register addresses indicates the context number (n = 0, 1, 2, 3).
OHCI register offset: 40Ch + (32 * n)
Register type: Read only
Default value: XXXX XXXXh
BIT NUMBER 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
RESET STATE X X X X X X X X X X X X X X X X
BIT NUMBER 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
RESET STATE X X X X X X X X X X X X X X X X
8.46 Isochronous Receive Context Match Register
The isochronous receive context match register starts an isochronous receive context running on a
specified cycle number, filters incoming isochronous packets based on tag values, and waits for packets
with a specified sync value. The n value in the following register addresses indicates the context number
(n = 0, 1, 2, 3). See Table 8-35 for a complete description of the register contents.
OHCI register offset: 410h + (32 * n)
Register type: Read/Write, Read only
Default value: XXXX XXXXh
BIT NUMBER 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
RESET STATE X X X X 0 0 0 X X X X X X X X X
BIT NUMBER 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
RESET STATE X X X X X X X X X X X X X X X X
Table 8-35. Isochronous Receive Context Match Register Description
BIT FIELD NAME TYPE DESCRIPTION
31 tag3 RW If bit 31 is set to 1b, this context matches on isochronous receive packets with a tag field of 11b.
30 tag2 RW If bit 30 is set to 1b, this context matches on isochronous receive packets with a tag field of 10b.
29 tag1 RW If bit 29 is set to 1b, this context matches on isochronous receive packets with a tag field of 01b.
28 tag0 RW If bit 28 is set to 1b, this context matches on isochronous receive packets with a tag field of 00b.
27 RSVD R Reserved. Bit 27 returns 0b when read.
26-12 cycleMatch RW This field contains a 15-bit value corresponding to the two low-order bits of cycleSeconds and the 13-
bit cycleCount field in the cycleStart packet. If cycleMatchEnable (bit 29) in the isochronous receive
context control register (see Section 8.44) is set to 1b, this context is enabled for receives when the
two low-order bits of the isochronous cycle timer register at OHCI offset F0h (see Section 8.34)
cycleSeconds field (bits 31-25) and cycleCount field (bits 24-12) value equal this field (cycleMatch)
value.
11-8 sync RW This 4-bit field is compared to the sync field of each isochronous packet for this channel when the
command descriptor w field is set to 11b.
7 RSVD R Reserved. Bit 7 returns 0b when read.
6 tag1SyncFilter RW If bit 6 and bit 29 (tag1) are set to 11b, packets with tag 01b are accepted into the context if the two
most significant bits of the packet sync field are 00b. Packets with tag values other than 01b are
filtered according to bit 28 (tag0), bit 30 (tag2), and bit 31 (tag3) without any additional restrictions.
If this bit is cleared, this context matches on isochronous receive packets as specified in bits 28-31
(tag0-tag3) with no additional restrictions.
172 1394 OHCI Memory-Mapped Register Space Copyright © 2008–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: XIO2213B