Datasheet
XIO2001
SCPS212G –MAY 2009–REVISED DECEMBER 2012
www.ti.com
Table 6-8. Serial IRQ Status Register Description (continued)
BIT FIELD NAME ACCESS DESCRIPTION
IRQ 0 asserted. This bit indicates that the IRQ0 has been asserted.
0
(2)
IRQ0 RCU
0 = Deasserted
1 = Asserted
6.12 Pre-Fetch Agent Request Limits Register
This register is used to set the Pre-Fetch Agent's limits on retrieving data using upstream reads. This
register is an alias for the pre-fetch agent request limits register in the classic PCI configuration space
(offset E8h, see Section 4.75). See Table 6-9 for a complete description of the register contents.
Device control memory window 50h
register offset:
Register type: Read/Clear
Default value: 0443h
BIT NUMBER 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
RESET STATE 0 0 0 0 0 1 0 0 0 1 0 0 0 0 1 1
Table 6-9. Pre-Fetch Agent Request Limits Register Description
BIT FIELD NAME ACCESS DESCRIPTION
15:12 RSVD R Reserved. Returns 0h when read.
Request count limit. Determines the number of Pre-Fetch reads that takes place in each
burst.
PFA_REQ_
11:8
(1)
RW 4'h0 = Auto-prefetch agent is disabled.
CNT_LIMIT
4'h1 = Thread is limited to one buffer. No auto-prefetch reads will be generated.
4'h2:F = Thread will be limited to initial read and (PFA_REQ_CNT_LIMIT – 1)
Completion cache mode. Determines the rules for completing the caching process.
00 = No caching.
• Pre-fetching is disabled.
• All remaining read completion data will be discarded after any of the data has been
returned to the PCI master.
01 = Light caching.
• Pre-fetching is enabled.
• All remaining read completion data will be discarded after data has been returned to
PFA_CPL_CACHE_
the PCI master and the PCI master terminated the transfer.
7:6 RW
MODE
• All remaining read completion data will be cached after data has been returned to the
PCI master and the bridge has terminated the transfer with RETRY.
10 = Full caching.
• Pre-fetching is enabled.
• All remaining read completion data will be cached after data has been returned to the
PCI master and the PCI master terminated the transfer.
• All remaining read completion data will be cached after data has been returned to the
PCI master and the bridge has terminated the transfer with RETRY.
11 = Reserved.
5:4 RSVD R Reserved. Returns 00b when read.
(1) These bits are reset by a PCI Express reset (PERST), a GRST, or the internally-generated power-on reset.
112 Memory-Mapped TI Proprietary Register Space Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: XIO2001