Datasheet

TVP5147M1
www.ti.com
SLES140G JULY 2005REVISED FEBRUARY 2012
Table 2-39. VBLK Stop Line Register
Subaddress 24h–25h
Default 015h
Subaddress 7 6 5 4 3 2 1 0
24h VBLK stop [7:0]
25h Reserved VBLK stop [9:8]
VBLK stop [9:0]:
This is an absolute line number.
The TVP5147M1 decoder updates the VBLK stop only when the VBLK stop MSB is written to. If the user changes these registers, then
the TVP5147M1 decoder retains values in different modes until this device resets (see Table 2-32).
NTSC: default 21 (015h)
PAL: default 23 (017h)
Table 2-40. Embedded Sync Offset Control 1 Register
Subaddress 26h
Default 00h
7 6 5 4 3 2 1 0
Offset [7:0]
This register allows the line position of the embedded F bit and V bit signals to be offset from the 656 standard positions. This register is
only applicable to input video signals with standard number of lines.
0111 1111 = 127 lines
0000 0001 = 1 line
0000 0000 = 0 line
1111 1111 = –1 line
1000 0000 = –128 lines
Table 2-41. Embedded Sync Offset Control 2 Register
Subaddress 27h
Default 00h
7 6 5 4 3 2 1 0
Offset [7:0]
This register allows the line relationship between the embedded F bit and V bit signals to be offset from the 656 standard positions, and
moves F relative to V. This register is only applicable to input video signals with standard number of lines.
0111 1111 = 127 lines
0000 0001 = 1 line
0000 0000 = 0 line
1111 1111 = –1 line
1000 0000 = –128 lines
Copyright © 2005–2012, Texas Instruments Incorporated Functional Description 51
Submit Documentation Feedback
Product Folder Link(s): TVP5147M1