Datasheet
TUSB9260
SLLS962D– DECEMBER 2009–REVISED MAY 2011
www.ti.com
5.3 Oscillator
XI should be tied to the 1.8-V clock source and XO should be left floating.
VSSOSC should be connected to the PCB ground plane.
A 40-MHz clock can be used.
Table 5-1. Oscillator Specification
PARAMETER CONDITIONS MIN TYP MAX UNIT
VDDIO = 1.8 V,
C
XI
XI input capacitance 0.414 pF
T
J
= 25°C
V
IL
Low-level input voltage 0.35 x VDDR18 V
V
IH
High-level input voltage 0.65 x VDDR18 V
T
tosc_i
Frequency tolerance Operational temperature –50 50 ppm
T
duty
Duty cycle 45 50 55 %
T
R
/T
F
Rise/Fall time 20% - 80 % 6 ns
R
J
Reference clock R
J
JTF (1 sigma)
(1)(2)
0.8 ps
T
J
Reference clock T
J
JTF (total p-p)
(2)(3)
25 ps
T
p-p
Reference clock jitter (absolute p-p)
(4)
50 ps
(1) Sigma value assuming Gaussian distribution
(2) After application of JTF
(3) Calculated as 14.1 x R
J
+ D
J
(4) Absolute phase jitter (p-p)
5.4 Crystal
A parallel, 20-pF load capacitor should be used if a crystal source is used.
VSSOSC should not be connected to the PCB ground plane.
A 40-MHz crystal can be used.
Table 5-2. Crystal Specification
PARAMETER CONDITIONS MIN TYP MAX UNIT
T
tosc_i
Frequency tolerance Operational temperature –50 50 ppm
Frequency stability 1 year aging –50 50 ppm
C
L
Load capacitance 12 20 24 pF
16 CLOCK CONNECTIONS Copyright © 2009–2011, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TUSB9260