Datasheet

TPS70345, TPS70348
TPS70351, TPS70358
TPS70302
SLVS285H AUGUST 2000REVISED APRIL 2010
www.ti.com
FB1 and FB2
FB1 and FB2 are input terminals used for adjustable-output devices and must be connected to the external
feedback resistor divider. FB1 and FB2 connections should be as short as possible. It is essential to route them
in such a way as to minimize or avoid noise pickup. Adding RC networks between the FB terminals and the V
OUT
terminals to filter noise is not recommended because these networks can cause the regulators to oscillate.
RESET Indicator
RESET is an active low, open drain output that requires a pull-up resistor for normal operation. When pulled up,
RESET goes to a high impedance state (that is, logic high) after a 120 ms delay when all three of the following
conditions are met. First, V
IN1
must be above the undervoltage condition. Second, the manual reset (MR) pin
must be in a high impedance state. Third, V
OUT2
must be above approximately 95% of its regulated voltage. To
monitor V
OUT1
, the PG1 output pin can be connected to MR1 or MR2.
V
IN1
and V
IN2
V
IN1
and V
IN2
are inputs to each regulator. Internal bias voltages are powered by V
IN1
.
V
OUT1
and V
OUT2
V
OUT1
and V
OUT2
are output terminals of each regulator.
12 Submit Documentation Feedback Copyright © 2000–2010, Texas Instruments Incorporated