Datasheet

TPS65070, TPS65072, TPS65073
TPS650731, TPS650732, TPS650701, TPS650702, TPS650721
SLVS950G JULY 2009REVISED MAY 2013
www.ti.com
DCDC2 CONVERTER
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
V
VINDCDC
Input voltage range Connected to SYS pin 2.8 6.3 V
2
TPS65072/701/702/721/73/731/
600
732
I
O
Maximum output current Vin > 2.8 V mA
TPS65070 1500
VINDCDC2 = 2.8 V 150 300
R
DS(ON)
High side MOSFET on-resistance m
VINDCDC2 = 3.5 V 120 200
I
LH
High side MOSFET leakage current VINDCDC2 = 6.3 V 2 μA
VINDCDC2 = 2.8 V 200 300
R
DS(ON)
Low side MOSFET on-resistance m
VINDCDC2 = 3.5 V 160 180
I
LL
Low side MOSFET leakage current V
DS
= 6.3 V 1 μA
TPS65072/701/702/721/73/731/
732 0.8 1.1 1.5
I
LIMF
Forward current limit 2.8 V < V
INDCDC2
< 6.3 V A
TPS65070 2.1 2.4 3.5
f
S
Oscillator frequency 1.95 2.25 2.55 MHz
V
out
Adjustable output voltage range External resistor divider 0.6 Vin V
V
ref
Reference voltage 600 mV
Internal resistor divider, I
2
C
V
out
Fixed output voltage range 0.725 3.3 V
selectable (Default setting)
For DEFDCDC2 = LOW 1.8
Default output voltage for TPS65070, TPS650732, TPS650701, TPS650702
For DEFDCDC2 = HIGH 3.3
Vout
For DEFDCDC2 = LOW 1.8
Default output voltage for TPS65072
For DEFDCDC2 = HIGH 2.5
For DEFDCDC2 = LOW 2.1
Default output voltage for TPS650721
V
For DEFDCDC2 = HIGH 2.1
For DEFDCDC2 = LOW 1.2
Default output voltage for TPS65073, TPS650731
For DEFDCDC2 = HIGH 1.8
DC output voltage accuracy; PFM mode
(1)
–2% 3%
VINDCDC2 = 2.8 V to 6.3 V;
–1.5
0 mA I
O
1.5 A
DC output voltage accuracy; PWM mode
(1)
1.5%
%
Vout
DC output voltage accuracy with resistor divider at DEFDCDC2; PFM –2% 3%
VINDCDC2 = VDCDC2 +0.3 V (min
2.8 V) to 6.3 V; 0 mA I
O
1.5A
DC output voltage accuracy with resistor divider at DEFDCDC2; PWM –1% 1%
ΔV
OUT
Power save mode ripple voltage I
OUT
= 1 mA, PFM mode
(2)
40 mV
pp
Time from active EN to Start
t
Start
Start-up time 170 μs
switching
Time to ramp from 5% to 95% of
t
Ramp
V
OUT
ramp up time 250 μs
V
OUT
Vo -
power good threshold rising voltage
5%
Vo -
power good threshold falling voltage
10%
R
DIS
Internal discharge resistor at L2 –35% 250 35%
(1) Output voltage specification does not include tolerance of external voltage programming resistors. Output voltage in PFM mode is
scaled to +1% of nominal value.
(2) Configuration L= 2.2 μH, C
OUT
= 10 μF
6 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated
Product Folder Links: TPS65070 TPS65072 TPS65073 TPS650731 TPS650732 TPS650701 TPS650702
TPS650721