Datasheet
1
2
3
4
5
6
7
8
SW
GND
VBST
VIN
EN
VFB
VREG5
SS
TPS54327
(DDA)
Exposed
Thermal Pad
EN
VFB
VREG5
SS
GND
VIN
VIN
VBST
SW
SW
Exposed
Thermal
Die PAD
on
Underside
PGND
1
2
3
4
5
10
9
8
7
6
TPS54327
www.ti.com
SLVSAG1B –DECEMBER 2010–REVISED JUNE 2013
DEVICE INFORMATION
DDA PACKAGE DRC PACKAGE
(TOP VIEW) (TOP VIEW)
PIN FUNCTIONS
PIN
DESCRIPTION
NAME DDA DRC
EN 1 1 Enable input control. Active high.
VFB 2 2 Converter feedback input. Connect to output voltage with feedback resistor divider.
5.5 V power supply output. A capacitor (typical 1 µF) should be connected to GND. VREG5 is
VREG5 3 3
not active when EN is low.
SS 4 4 Soft-start control. An external capacitor should be connected to GND.
Ground pin. Power ground return for switching circuit. Connect sensitive SS and VFB returns
GND 5 5
to GND at a single point.
SW 6 6, 7 Switch node connection between high-side NFET and low-side NFET.
Supply input for the high-side FET gate drive circuit. Connect 0.1µF capacitor between VBST
VBST 7 8
and SW pins. An internal diode is connected between VREG5 and VBST.
VIN 8 9, 10 Input voltage supply pin.
Thermal pad of the package. Must be soldered to achieve appropriate dissipation. Must be
Back side
connected to GND.
Exposed
Thermal Pad
Thermal pad of the package. PGND power ground return of internal low-side FET. Must be
Back side
soldered to achieve appropriate dissipation.
Copyright © 2010–2013, Texas Instruments Incorporated 5
Product Folder Links: TPS54327