Interpolated Control (VIC) Port Reference Guide

Video Display Registers
4-75Video Display PortSPRU629
4.12.14 Video Display Field 2 Timing Register (VDFLDT2)
The video display field 2 timing register (VDFLDT2) sets the timing of the field
identification signal. The VDFLDT2 is shown in Figure 452 and described in
Table 419.
In raw data mode, the FLD signal is asserted whenever the frame line counter
(FLCOUNT) is equal to FLD2YSTART and the frame pixel counter (FPCOUNT)
is equal to FLD2XSTART (this is shown in Figure 46, page 4-7).
In BT.656 and Y/C mode, the FLD signal is asserted to indicate field 2 display
whenever FLCOUNT = FLD2YSTART and FPCOUNT = FLD2XSTART. The
FLD output is completely independent of the timing control codes. The F bit
in the EAV/SAV codes is controlled by the VDFBIT register.
Figure 452. Video Display Field 2 Timing Register (VDFLDT2)
31 28 27 16
Reserved
FLD2YSTART
R-0 R/W-0
15 12 11 0
Reserved
FLD2XSTART
R-0 R/W-0
Legend: R = Read only; R/W = Read/Write; -n = value after reset
Table 419. Video Display Field 2 Timing Register (VDFLDT2) Field Descriptions
Bit field
symval
Value Description
3128 Reserved 0 Reserved. The reserved bit location is always read as 0.
A value written to this field has no effect.
2716 FLD2YSTART OF(value) 0FFFh Specifies the first line of field 2. (The line where FLD is
asserted.)
1512 Reserved 0 Reserved. The reserved bit location is always read as 0.
A value written to this field has no effect.
110 FLD2XSTART OF(value) 0FFFh Specifies the pixel on the first line of field 2 where the FLD
output is asserted.
For CSL implementation, use the notation VP_VDFLDT2_field_symval