Datasheet

AM1808
www.ti.com
SPRS653E FEBRUARY 2010REVISED MARCH 2014
Table 6-110. Switching Characteristics Over Recommended Operating Conditions for Host-Port Interface
[1.0V]
(1) (2) (3)
1.0V
NO. PARAMETER UNIT
MIN MAX
For HPI Write, HRDY can go high (not ready) for
these HPI Write conditions; otherwise, HRDY
stays low (ready):
Case 1: Back-to-back HPIA writes (can be either
first or second half-word)
Case 2: HPIA write following a PREFETCH
command (can be either first or second half-
word)
Case 3: HPID write when FIFO is full or flushing
(can be either first or second half-word)
Case 4: HPIA write and Write FIFO not empty
For HPI Read, HRDY can go high (not ready)
for these HPI Read conditions:
Delay time, HSTROBE low to HRDY
Case 1: HPID read (with auto-increment) and
5 t
d(HSTBL-HRDYV)
22 ns
valid
data not in Read FIFO (can only happen to first
half-word of HPID access)
Case 2: First half-word access of HPID Read
without auto-increment
For HPI Read, HRDY stays low (ready) for
these HPI Read conditions:
Case 1: HPID read with auto-increment and
data is already in Read FIFO (applies to either
half-word of HPID access)
Case 2: HPID read without auto-increment and
data is already in Read FIFO (always applies to
second half-word of HPID access)
Case 3: HPIC or HPIA read (applies to either
half-word access)
5a t
d(HASL-HRDYV)
Delay time, HAS low to HRDY valid 22 ns
6 t
en(HSTBL-HDLZ)
Enable time, HD driven from HSTROBE low 1.5 ns
7 t
d(HRDYL-HDV)
Delay time, HRDY low to HD valid 0 ns
8 t
oh(HSTBH-HDV)
Output hold time, HD valid after HSTROBE high 1.5 ns
14 t
dis(HSTBH-HDHZ)
Disable time, HD high-impedance from HSTROBE high 22 ns
For HPI Read. Applies to conditions where data
is already residing in HPID/FIFO:
Case 1: HPIC or HPIA read
Delay time, HSTROBE low to HD
15 t
d(HSTBL-HDV)
Case 2: First half-word of HPID read with auto- 22 ns
valid
increment and data is already in Read FIFO
Case 3: Second half-word of HPID read with or
without auto-increment
For HPI Write, HRDY can go high (not ready) for
these HPI Write conditions; otherwise, HRDY
stays low (ready):
Case 1: HPID write when Write FIFO is full (can
Delay time, HSTROBE high to HRDY
18 t
d(HSTBH-HRDYV)
happen to either half-word) 22 ns
valid
Case 2: HPIA write (can happen to either half-
word)
Case 3: HPID write without auto-increment (only
happens to second half-word)
(1) M=SYSCLK2 period in ns.
(2) HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.
(3) By design, whenever HCS is driven inactive (high), HPI will drive HRDY active (low).
Copyright © 2010–2014, Texas Instruments Incorporated Peripheral Information and Electrical Specifications 213
Submit Documentation Feedback
Product Folder Links: AM1808