Datasheet

Table Of Contents
TMS320DM6467T
SPRS605C JULY 2009REVISED JUNE 2012
www.ti.com
Table 3-18. Transport Stream Interface 1 (TSIF1) Terminal Functions (continued)
SIGNAL
TYPE
(1)
OTHER
(2) (3)
DESCRIPTION
NAME NO.
TSIF1 OUTPUT VPIF DOUT MUXING (PINMUX0.TSSOMUX = 10)
This pin is multiplexed between the VPIF and TSIF1.
VP_CLKIN3/ IPD When TSIF1 output is enabled (PINMUX0.TSSOMUX = 1x), in
AC9 I/O/Z
TS1_CLKO DV
DD33
synchronous/asynchronous modes, this pin is the transmit clock output,
TS1_CLKO (O/Z).
This pin is multiplexed between the VPIF and TSIF1.
VP_DOUT11/ IPD When TSIF1 output on VPIF DOUT muxing is enabled (PINMUX0.TSSOMUX = 10),
AB10 I/O/Z
TS1_DOUT DV
DD33
in synchronous/asynchronous modes, this pin is the serial data output,
TS1_DOUT (O/Z).
This pin is multiplexed between the VPIF and TSIF1.
VP_DOUT9/ IPD When TSIF1 output on VPIF DOUT muxing is enabled (PINMUX0.TSSOMUX = 10),
AC8 I/O/Z
TS1_ENAO DV
DD33
in synchronous/asynchronous modes, this pin is the data enable indicator,
TS1_ENAO (O/Z).
This pin is multiplexed between the VPIF and TSIF1.
VP_DOUT10/ IPD When TSIF1 output on VPIF DOUT muxing is enabled (PINMUX0.TSSOMUX = 10),
AA10 I/O/Z
TS1_PSTO DV
DD33
in synchronous/asynchronous modes, this pin is the packet start indicator output,
TS1_PSTO (O/Z).
This pin is multiplexed between the VPIF and TSIF1.
VP_DOUT8/ IPD When TSIF1 output on VPIF DOUT muxing is enabled (PINMUX0.TSSOMUX = 10),
AB9 I/O/Z
TS1_WAITIN DV
DD33
in asynchronous mode, this pin is the wait indicator input, TS1_WAITIN (I).
This TSIF pin function is not used in synchronous mode.
TSIF1 OUTPUT UART/PWM MUXING (PINMUX0.TSSOMUX = 11)
This pin is multiplexed between the VPIF and TSIF1.
VP_CLKIN3/ IPD When TSIF1 output is enabled (PINMUX0.TSSOMUX = 1x), in
AC9 I/O/Z
TS1_CLKO DV
DD33
synchronous/asynchronous modes, this pin is the transmit clock output,
TS1_CLKO (O/Z).
This pin is multiplexed between PWM1 and TSIF1.
PWM1/ - When TSIF1 output on UART/PWM is enabled (PINMUX0.TSSOMUX = 11), in
W18 I/O/Z
TS1_DOUT DV
DD33
synchronous/asynchronous modes, this pin is the serial data output,
TS1_DOUT (O/Z).
This pin is multiplexed between PWM0, CRGEN0, and TSIF1.
PWM0/
- When TSIF1 output on UART/PWM is enabled (PINMUX0.TSSOMUX = 11), in
CRG0_PO/ W17 O/Z
DV
DD33
synchronous/asynchronous modes, this pin is the data enable indicator output,
TS1_ENAO
TS1_ENAO (O/Z)
UCTS2/USD2/ This pin is multiplexed between UART2, CRGEN0, GPIO, and TSIF1.
CRG0_VCX1/ IPU When TSIF1 output on UART/PWM is enabled (PINMUX0.TSSOMUX = 11), in
AC21 I/O/Z
GP[42]/ DV
DD33
synchronous/asynchronous modes, this pin is the packet start indicator output,
TS1_PSTO TS1_PSTO (O/Z).
This pin is multiplexed between UART0, GPIO, and TSIF1.
URIN0/GP[8]/ IPD When TSIF1 output on UART/PWM is enabled (PINMUX0.TSSOMUX = 11), in
Y11 I/O/Z
TS1_WAITIN DV
DD33
asynchronous mode, this pin is the wait indicator input, TS1_WAITIN (I).
This TSIF pin function is not used in synchronous mode.
56 Device Overview Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T