Datasheet

Table Of Contents
TMS320DM6467T
www.ti.com
SPRS605C JULY 2009REVISED JUNE 2012
Table 3-18. Transport Stream Interface 1 (TSIF1) Terminal Functions
SIGNAL
TYPE
(1)
OTHER
(2) (3)
DESCRIPTION
NAME NO.
TSIF1 INPUT UART0 MUXING (PINMUX0.TSSIMUX = 01)
IPD
TS1_CLKIN AC11 I TSIF1 receive clock input (I).
DV
DD33
This pin is multiplexed between UART0 and TSIF1.
URXD0/ IPD
AB13 I When TSIF1 input on UART0 muxing is enabled (PINMUX0.TSSIMUX = 01), this
TS1_DIN DV
DD33
pin is the serial data input, TS1_DIN (I).
This pin is multiplexed between UART0 and TSIF1.
URTS0/UIRTX0/ IPU When TSIF1 input on UART0 muxing is enabled (PINMUX0.TSSIMUX = 01), in
AA13 I/O/Z
TS1_EN_WAITO DV
DD33
synchronous mode, this pin is the data enable indicator (I) or in asynchronous
mode, this pin is the wait output, TS1_EN_WAITO (O/Z).
This pin is multiplexed between UART0 and TSIF1.
UTXD0/URCTX0/ IPD
Y13 I/O/Z When TSIF1 input on UART0 muxing is enabled (PINUMX0.TSSIMUX = 01), this
TS1_PSTIN DV
DD33
pin is the packet start indicator, TS1_PSTIN (I).
TSIF1 INPUT VPIF DOUT MUXING (PINMUX0.TSSIMUX = 10)
IPD
TS1_CLKIN AC11 I TSIF1 receive clock input (I).
DV
DD33
This pin is multiplexed between VPIF and TSIF1.
VP_DOUT15/ IPD
AB8 I/O/Z When TSIF1 input on VPIF DOUT muxing is enabled (PINMUX0.TSSIMUX = 10),
TS1_DIN DV
DD33
this pin is the serial data input, TS1_DIN (I).
This pin is multiplexed between VPIF and TSIF1.
VP_DOUT13/ IPD When TSIF1 input on VPIF DOUT muxing is enabled (PINMUX0.TSSIMUX = 10), in
Y9 I/O/Z
TS1_EN_WAITO DV
DD33
synchronous mode, this pin is the data enable indicator (I) or in asynchronous
mode, this pin is the wait output, TS1_EN_WAITO (O/Z).
This pin is multiplexed between VPIF and TSIF1.
VP_DOUT14/ IPD When TSIF1 input on VPIF DOUT muxing is enabled (PINMUX0.TSSIMUX = 10), in
AC7 I/O/Z
TS1_PSTIN DV
DD33
synchronous/asynchronous modes, this pin is the packet start indicator,
TS1_PSTIN (I).
TSIF1 INPUT VPIF DIN MUXING (PINMUX0.TSSIMUX = 11)
IPD
TS1_CLKIN AC11 I TSIF1 receive clock input (I).
DV
DD33
VP_DIN7/ This pin is multiplexed between VPIF, TSIF0, and TSIF1.
IPD
TS0_DOUT7/ Y14 I/O/Z When TSIF1 input on VPIF DIN muxing is enabled (PINMUX0.TSSIMUX = 11), in
DV
DD33
TS1_DIN synchronous/asynchronous modes, this pin is the serial data input, TS1_DIN (I).
This pin is multiplexed between VPIF, TSIF0, and TSIF1.
VP_DIN5/
IPD When TSIF1 input on VPIF DIN muxing is enabled (PINMUX0.TSSIMUX = 11), in
TS0_DOUT5/ AB14 I/O/Z
DV
DD33
synchronous mode, this pin is the data enable indicator (I) or in asynchronous
TS1_EN_WAITO
mode, this pin is the wait output, TS1_EN_WAITO (O/Z).
This pin is multiplexed between VPIF, TSIF0, and TSIF1.
VP_DIN6/
IPD When TSIF1 input on VPIF DIN muxing is enabled (PINMUX0.TSSIMUX = 11), in
TS0_DOUT6/ AA14 I/O/Z
DV
DD33
synchronous/asynchronous modes, this pin is the packet start indicator,
TS1_PSTIN
TS1_PSTIN (I).
(1) I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal
(2) IPD = Internal pulldown, IPU = Internal pullup. For more detailed information on pullup/pulldown resistors and situations where external
pullup/pulldown resistors are required, see Section 4.8.1, Pullup/Pulldown Resistors.
(3) Specifies the operating I/O supply voltage for each signal
Copyright © 2009–2012, Texas Instruments Incorporated Device Overview 55
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T