Datasheet
Table Of Contents
- 1 Digital Media System-on-Chip (DMSoC)
- Table of Contents
- 2 Revision History
- 3 Device Overview
- 3.1 Device Characteristics
- 3.2 Device Compatibility
- 3.3 ARM Subsystem
- 3.3.1 ARM926EJ-S RISC CPU
- 3.3.2 CP15
- 3.3.3 MMU
- 3.3.4 Caches and Write Buffer
- 3.3.5 Tightly Coupled Memory (TCM)
- 3.3.6 Advanced High-Performance Bus (AHB)
- 3.3.7 Embedded Trace Macrocell (ETM) and Embedded Trace Buffer (ETB)
- 3.3.8 ARM Memory Mapping
- 3.3.9 Peripherals
- 3.3.10 PLL Controller (PLLC)
- 3.3.11 Power and Sleep Controller (PSC)
- 3.3.12 ARM Interrupt Controller (AINTC)
- 3.3.13 System Module
- 3.3.14 Power Management
- 3.4 DSP Subsystem
- 3.5 Memory Map Summary
- 3.6 Pin Assignments
- 3.7 Terminal Functions
- 3.8 Device Support
- 3.9 Documentation Support
- 3.10 Community Resources
- 4 Device Configurations
- 4.1 System Module Registers
- 4.2 Power Considerations
- 4.3 Clock Considerations
- 4.4 Boot Sequence
- 4.5 Configurations At Reset
- 4.6 Configurations After Reset
- 4.7 Multiplexed Pin Configurations
- 4.7.1 Pin Muxing Selection At Reset
- 4.7.2 Pin Muxing Selection After Reset
- 4.7.3 Pin Multiplexing Details
- 4.7.3.1 PCI, HPI, EMIFA, and ATA Pin Muxing
- 4.7.3.2 PWM Signal Muxing
- 4.7.3.3 TSIF0 Input Signal Muxing (Serial/Parallel)
- 4.7.3.4 TSIF0 Output Signal Muxing (Serial/Parallel)
- 4.7.3.5 TSIF1 Input Signal Muxing (Serial Only)
- 4.7.3.6 TSIF1 Output Signal Muxing (Serial Only)
- 4.7.3.7 CRGEN Signal Muxing
- 4.7.3.8 UART0 Pin Muxing
- 4.7.3.9 UART1 Pin Muxing
- 4.7.3.10 UART2 Pin Muxing
- 4.7.3.11 ARM/DSP Communications Interrupts
- 4.7.3.12 Emulation Control
- 4.8 Debugging Considerations
- 5 System Interconnect
- 6 Device Operating Conditions
- 7 Peripheral Information and Electrical Specifications
- 7.1 Parameter Information
- 7.2 Recommended Clock and Control Signal Transition Behavior
- 7.3 Power Supplies
- 7.4 External Clock Input From DEV_MXI/DEV_CLKIN and AUX_MXI/AUX_CLKIN Pins
- 7.5 Clock PLLs
- 7.6 Enhanced Direct Memory Access (EDMA3) Controller
- 7.7 Reset
- 7.8 Interrupts
- 7.9 External Memory Interface (EMIF)
- 7.10 DDR2 Memory Controller
- 7.10.1 DDR2 Memory Controller Electrical Data/Timing
- 7.10.2 DDR2 Interface
- 7.10.2.1 DDR2 Interface Schematic
- 7.10.2.2 Compatible JEDEC DDR2 Devices
- 7.10.2.3 PCB Stackup
- 7.10.2.4 Placement
- 7.10.2.5 DDR2 Keep Out Region
- 7.10.2.6 Bulk Bypass Capacitors
- 7.10.2.7 High-Speed Bypass Capacitors
- 7.10.2.8 Net Classes
- 7.10.2.9 DDR2 Signal Termination
- 7.10.2.10 VREF Routing
- 7.10.2.11 DDR2 CK and ADDR_CTRL Routing
- 7.11 Video Port Interface (VPIF)
- 7.12 Transport Stream Interface (TSIF)
- 7.13 Clock Recovery Generator (CRGEN)
- 7.14 Video Data Conversion Engine (VDCE)
- 7.15 Peripheral Component Interconnect (PCI)
- 7.16 Ethernet MAC (EMAC)
- 7.17 Management Data Input/Output (MDIO)
- 7.18 Host-Port Interface (HPI) Peripheral
- 7.19 USB 2.0 [see Note]
- 7.20 ATA Controller
- 7.21 VLYNQ
- 7.22 Multichannel Audio Serial Port (McASP0/1) Peripherals
- 7.23 Serial Peripheral Interface (SPI)
- 7.24 Universal Asynchronouse Receiver/Transmitter (UART)
- 7.25 Inter-Integrated Circuit (I2C)
- 7.26 Pulse Width Modulator (PWM)
- 7.27 Timers
- 7.28 General-Purpose Input/Output (GPIO)
- 7.29 IEEE 1149.1 JTAG
- 8 Mechanical Packaging and Orderable Information

TMS320DM6467T
www.ti.com
SPRS605C –JULY 2009–REVISED JUNE 2012
Table 3-17. Transport Stream Interface 0 (TSIF0) Terminal Functions
SIGNAL
TYPE
(1)
OTHER
(2) (3)
DESCRIPTION
NAME NO.
TSIF0 PARALLEL INPUT (PINMUX0.PTSIMUX = 10)
IPD
TS0_CLKIN AC19 I TSIF0 receive clock input (I).
DV
DD33
This pin is multiplexed between UART1, TSIF0, and GPIO.
UCTS1/USD1/
IPU When TSIF0 input is enabled (PINMUX0.PTSIMUX = 1x), in synchronous
TS0_EN_WAITO/ Y17 I/O/Z
DV
DD33
mode, this pin is the data enable indicator (I) or in asynchronous mode, this
GP[26]
pin is the wait output (O/Z), TS0_EN_WAITO.
This pin is multiplexed between UART1, TSIF0, and GPIO.
URTS1/UIRTX1/ IPU When TSIF0 input is enabled (PINMUX0.PTSIMUX = 1x), in asynchronous
AA18 I/O/Z
TS0_WAITO/GP[25] DV
DD33
mode, this pin is the wait output, TS0_WAITO (O/Z).
This TSIF pin function is not used in synchronous mode.
This pin is multiplexed between UART2, TSIF0, and GPIO.
URTS2/UIRTX2/ IPU
AC20 I/O/Z When TSIF0 input is enabled (PINMUX0.PTSIMUX = 1x), this pin is the
TS0_PSTIN/GP[41] DV
DD33
packet start input indicator, TS0_PSTIN (I).
VP_DIN15_VP_VSYNC/
AC18
TS0_DIN7
VP_DIN14_VP_HSYNC/
AA17
TS0_DIN6
VP_DIN13_FIELD/
AB17
TS0_DIN5
VP_DIN12/
AC17
These pins are multiplexed between the VPIF and TSIF0.
TS0_DIN4
IPD
I/O/Z When TSIF0 parallel input mux mode is enabled (PINMUX0.PTSIMUX = 10),
DV
DD33
VP_DIN11/
these pins are input data bits TS0_DIN[7:0] (I).
Y16
TS0_DIN3
VP_DIN10/
AA16
TS0_DIN2
VP_DIN9/
AB16
TS0_DIN1
VP_DIN8/
AC16
TS0_DIN0
TSIF0 SERIAL INPUT (PINMUX0.PTSIMUX = 11)
IPD
TS0_CLKIN AC19 I TSIF0 receive clock input (I).
DV
DD33
This pin is multiplexed between UART1, TSIF0, and GPIO.
UCTS1/USD1/
IPU When TSIF0 input is enabled (PINMUX0.PTSIMUX = 1x), in synchronous
TS0_EN_WAITO/ Y17 I/O/Z
DV
DD33
mode, this pin is the data enable indicator (I) or in asynchronous mode, this
GP[26]
pin is the wait output (O/Z), TS0_EN_WAITO.
This pin is multiplexed between UART2, TSIF0, and GPIO.
URTS2/UIRTX2/ IPU When TSIF0 input is enabled (PINMUX0.PTSIMUX = 1x), in
AC20 I/O/Z
TS0_PSTIN/GP[41] DV
DD33
synchronous/asynchronous modes, this pin is the packet start input indicator,
TS0_PSTIN (I).
This pin is multiplexed between UART1, TSIF0, and GPIO.
URXD1/ IPD When TSIF0 serial input mux mode is enabled (PINMUX0.PTSIMUX = 11), in
Y18 I/O/Z
TS0_DIN7/GP[23] DV
DD33
synchronous/asynchronous modes, this pin is the serial input data bit (I),
TS0_DIN7(I).
(1) I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal
(2) IPD = Internal pulldown, IPU = Internal pullup. For more detailed information on pullup/pulldown resistors and situations where external
pullup/pulldown resistors are required, see Section 4.8.1, Pullup/Pulldown Resistors.
(3) Specifies the operating I/O supply voltage for each signal
Copyright © 2009–2012, Texas Instruments Incorporated Device Overview 53
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T