Datasheet

Table Of Contents
JTAGInterface
SystemControl
PLLs/Clock
Generator
Input
Clock(s)
Power/Sleep
Controller
Pin
Multiplexing
ARMSubsystem
ARM926EJ-SCPU
16KB
I-Cache
32KBRAM
8KB
D-Cache
8KBROM
DSP Subsystem
C64x DSP CPU
32KB
L1Pgm
128KBL2RAM
32KB
L1Data
HighDefinition
Video-Imaging
Coprocessor
(HDVICP0)
SwitchedCentralResource(SCR)
Peripherals
EDMA
I2C SPI
UART
SerialInterfaces
DDR2
MemCtlr
(16b/32b)
AsyncEMIF/
NAND/
SmartMedia
ATA
Program/DataStorage
Watchdog
Timer
PWM
System
General-
Purpose
Timer
USB2.0
PHY
VLYNQ
EMAC
With
MDIO
Connectivity
HPI
McASP
Video
PortI/F
PCI
(66MHz)
TSIF
HighDefinition
Video-Imaging
Coprocessor
(HDVICP1)
CRGEN VDCE
TMS320DM6467T
www.ti.com
SPRS605C JULY 2009REVISED JUNE 2012
1.3 Functional Block Diagram
Figure 1-1 shows the functional block diagram of the device.
Figure 1-1. TMS320DM6467T Functional Block Diagram
Copyright © 2009–2012, Texas Instruments Incorporated Digital Media System-on-Chip (DMSoC) 5
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T