Datasheet

Table Of Contents
SPI_CLK
SPI_SIMO
SPI_SOMI
SPI_CLK
SPI_SIMO
SPI_SOMI
SPI_CLK
SPI_SIMO
SPI_SOMI
SPI_CLK
SPI_SIMO
SPI_SOMI
SI(1)
SI(n-1) SI(n)
SO(0) SO(1) SO(n-1) SO(n)
SI(0) SI(1) SI(n)
SO(0) SO(1)
14
14
15
15
15
15
16
16
16
16
11
10
14
9
13
13
13
13
14
SLAVEMODE
POLARITY =0PHASE=0
SLAVEMODE
POLARITY =0PHASE=1
SLAVEMODE
POLARITY =1PHASE=0
SLAVEMODE
POLARITY =1PHASE=1
SI(1)
SI(0)
SI(n-1)
SO(n-1) SO(n)
SO(n-1)
SI(n)SI(n-1)
SI(1)
SI(0)
SO(n)SO(1)SO(0)
SI(n)
SI(n-1)
SO(n-1) SO(n)SO(1)SO(0)
SI(0)
TMS320DM6467T
www.ti.com
SPRS605C JULY 2009REVISED JUNE 2012
A. The first bit of transmit data becomes valid on the SPI_SOMI pin when software writes to the SPIDAT0/1 register(s).
See the TMS320DM646x DMSoC Serial Peripheral Interface (SPI) User's Guide (literature number SPRUER4).
Figure 7-85. SPI Timings—Slave Mode
Copyright © 2009–2012, Texas Instruments Incorporated Peripheral Information and Electrical Specifications 323
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T