Datasheet

Table Of Contents
TMS320DM6467T
SPRS605C JULY 2009REVISED JUNE 2012
www.ti.com
Table 7-106. Switching Characteristics Over Recommended Operating Conditions for McASP0
(1) (2) (3)
(see Figure 7-82 and Figure 7-83)
-1G
NO. PARAMETER UNIT
MIN MAX
9 t
c(AHCKRX)
Cycle time, AHCLKR/X 41.7 ns
10 t
w(AHCKRX)
Pulse duration, AHCLKR/X high or low AH - 2.5 ns
11 t
c(CKRX)
Cycle time, ACLKR/X ACLKR/X int 41.7 ns
12 t
w(CKRX)
Pulse duration, ACLKR/X high or low ACLKR/X int A - 2.5 ns
ACLKR int -2 5 ns
ACLKX int -1 5 ns
13 t
d(CKRX-FRX)
Delay time, ACLKR/X transmit edge to AFSX/R output valid
ACLKR ext 0 15 ns
ACLKX ext 0 16 ns
ACLKX int -2 5 ns
14 t
d(CKX-AXRV)
Delay time, ACLKX transmit edge to AXR output valid
ACLKX ext 0 16 ns
ACLKR/X int -3 8 ns
Disable time, AXR high impedance following last data bit
15 t
dis(CKRX-AXRHZ)
from ACLKR/X transmit edge
ACLKR/X ext -3 15 ns
(1) A = (ACLKR/X period)/2 in ns. For example, when ACLKR/X period is 25 ns, use A = 12.5 ns.
(2) AH = (AHCLKR/X period)/2 in ns. For example, when AHCLKR/X period is 25 ns, use AH = 12.5 ns.
(3) ACLKX internal: ACLKXCTL.CLKXM=1, PDIR.ACLKX = 1
ACLKX external input: ACLKXCTL.CLKXM=0, PDIR.ACLKX=0
ACLKX external output: ACLKXCTL.CLKXM=0, PDIR.ACLKX=1
ACLKR internal: ACLKRCTL.CLKRM=1, PDIR.ACLKR = 1
ACLKR external input: ACLKRCTL.CLKRM=0, PDIR.ACLKR=0
ACLKR external output: ACLKRCTL.CLKRM=0, PDIR.ACLKR=1
306 Peripheral Information and Electrical Specifications Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T