Datasheet

Table Of Contents
TMS320DM6467T
www.ti.com
SPRS605C JULY 2009REVISED JUNE 2012
7.22.3 McASP0 and McASP1 Electrical Data/Timing
7.22.3.1 Multichannel Audio Serial Port (McASP0) Timing
Table 7-105. Timing Requirements for McASP0 (see Figure 7-82 and Figure 7-83)
(1)
-1G
NO. UNIT
MIN MAX
1 t
c(AHCKRX)
Cycle time, AHCLKR/X 20.8 ns
2 t
w(AHCKRX)
Pulse duration, AHCLKR/X high or low 8.3 ns
3 t
c(CKRX)
Cycle time, ACLKR/X ACLKR/X ext 37 ns
4 t
w(CKRX)
Pulse duration, ACLKR/X high or low ACLKR/X ext 15 ns
ACLKR/X int 15 ns
5 t
su(FRX-CKRX)
Setup time, AFSR/X input valid before ACLKR/X latches data
ACLKR/X ext 3 ns
ACLKR/X int 0 ns
6 t
h(CKRX-FRX)
Hold time, AFSR/X input valid after ACLKR/X latches data
ACLKR/X ext 3 ns
ACLKR int 15 ns
7 t
su(AXR-CKRX)
Setup time, AXR input valid before ACLKR/X latches data ACLKX int 14 ns
ACLKR/X ext 3 ns
ACLKR/X int 3 ns
8 t
h(CKRX-AXR)
Hold time, AXR input valid after ACLKR/X latches data
ACLKR/X ext 3 ns
(1) ACLKX internal: ACLKXCTL.CLKXM=1, PDIR.ACLKX = 1
ACLKX external input: ACLKXCTL.CLKXM=0, PDIR.ACLKX=0
ACLKX external output: ACLKXCTL.CLKXM=0, PDIR.ACLKX=1
ACLKR internal: ACLKRCTL.CLKRM=1, PDIR.ACLKR = 1
ACLKR external input: ACLKRCTL.CLKRM=0, PDIR.ACLKR=0
ACLKR external output: ACLKRCTL.CLKRM=0, PDIR.ACLKR=1
Copyright © 2009–2012, Texas Instruments Incorporated Peripheral Information and Electrical Specifications 305
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T