Datasheet

Table Of Contents
DMARQ
DMACK
t
RFS
t
RP
STOP (DIOW
)
DDMARDY (IORDY)
HSTROBE
(DIOR
)
DD[15:0]
HSTROBE (DIOR)
DD[15:0] (OUT)
t
2CYC
t
CYC
(A)
t
CYC
(A)
t
2CYC
t
DVH
t
DVS
t
DVH
t
DVS
t
DVH
TMS320DM6467T
SPRS605C JULY 2009REVISED JUNE 2012
www.ti.com
A. While HSTROBE (DIOR) timing is t
CYC
at the host, it may be different at the device due to propagation delay
differences on the cable.
Figure 7-72. ATA Sustained Ultra DMA Data-Out Transfer Timing
Figure 7-73. ATA Device Pausing an Ultra DMA Data-Out Burst Timing
290 Peripheral Information and Electrical Specifications Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T