Datasheet

Table Of Contents
HAS
(D)
HCNTL[1:0]
HR/W
HHWIL
HSTROBE
(A)(C)
HCS
HD[15:0]
(input)
HRDY
(B)
2
1
2
1
1
2
2
1
2
1
1
2
3
4
3
11
12
13
5
5
11
12
13
2nd Half-Word1st Half-Word
A. HSTROBE
refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.
B. Depending on the type of write or read operation (HPID without auto-incrementing; HPIA, HPIC, or HPID with auto-incrementing) and the
state of the FIFO, transitions on HRDY
may or may not occur.
For more detailed information on the HPI peripheral, see the TMS320DM646x DMSoC Host Port Interface (HPI) Users Guide (literature
number SPRUES1).
C. HCS
reflects typical HCS behavior when HSTROBE assertion is caused by HDS1 or HDS2. HCS timing requirements are reflected by
parameters for HSTROBE
.
D. For proper HPI operation, HAS
must be pulled up via an external resistor.
TMS320DM6467T
SPRS605C JULY 2009REVISED JUNE 2012
www.ti.com
Figure 7-59. HPI16 Write Timing (HAS Not Used, Tied High)
266 Peripheral Information and Electrical Specifications Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T