Datasheet

Table Of Contents
VP_DIN12/
TS0_DIN4
VP_DIN15_
VP_VSYNC/
TS0_DIN7
TS0_CLKIN
URTS2/
UIRTX2/
TS0_PSTIN/
GP[41]
UCTS2/USD2/
CRG0_VCXI/
GP[42]/
TS1_PSTO
V
SS
VP_DIN13_
FIELD/
TS0_DIN5
VP_CLKIN1
UTXD1/
URCTX1/
TS0_DOUT7/
GP[24]
V
SS
DDR_D[23]
VP_DIN14_
VP_HSYNC/
TS0_DIN6
URTS1/
UIRTX1/
TS0_WAITO/
GP[25]
UTXD2/URCTX2/
CRG1_PO/
GP[40]/
CRG0_PO
DV
DDR2
DDR_D[28] DDR_D[21] DDR_D[20]
UCTS1/USD1/
TS0_EN_WAITO/
GP[26]
URXD1/
TS0_DIN7/
GP[23]
DDR_D[31] DDR_D[29] DDR_D[22]
DDR_DQM[2]
PWM0/
CRG0_PO/
TS1_ENAO
17 18
AC
AB
AA
Y
W
V
U
T
R
P
N
19 20 21 22 23
17 18 19 20 21 22 23
AC
AB
AA
Y
W
V
U
T
R
P
N
A B C
D E F
PWM1/
TS1_DOUT
V
SS
DDR_D[30] DV
DDR2
V
SS
DDR_DQS[2]
DDR_D[19]DDR_DQS[2]DDR_DQS[3]DDR_DQM[3]V
SS
V
SS
DDR_DQS[3] DDR_D[27]DV
DDR2
DDR_D[24]
DDR_D[18]DDR_D[16]V
SS
V
SS
DV
DDR2
V
SS
DV
DDR2
DDR_A[10]DDR_D[17]DDR_D[26]
DDR_D[25]
DV
DDR2
DDR_DQGATE2 DDR_A[1]DDR_A[3]DDR_DQGATE3
DDR_A[12]
DDR_BA[2] DDR_VREFV
SS
DV
DDR2
DDR_A[14]DDR_A[9]DDR_A[5]DDR_A[7]DDR_BA[0]V
SS
V
SS
V
SS
V
SS
DV
DD33
DV
DDR2
V
SS
URXD2/
CRG1_VCXI/
GP[39]/
CRG0_VCXI
V
SS
V
SS
TMS320DM6467T
SPRS605C JULY 2009REVISED JUNE 2012
www.ti.com
Figure 3-4. Pin Map [Section C]
26 Device Overview Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T