Datasheet

Table Of Contents
001
TSIFCTL.PTSO_CLK
TSIF0
OutputClockSource
STC_CLKIN
011
SYSCLKBP
PLL
Controller1
VSCLKDIS.TSIFTX0
100
VP_CLKIN0
GP[4]/STC_CLKIN
VP_CLKIN0
DEV_MXI/DEV_CLKIN
000
CRG0_VCXI
URXD2/CRG1_VCXI/GP[39]/CRG0_VCXI
11x
10x
PINMUX0.CRGMUX
UCTS2/USD2/CRG0_VCXI/GP[42]/TS1_PTSO
110
101
TS0_CLKIN
VP_CLKIN1
TS0_CLKIN
VP_CLKIN1
111
URXD2/CRG1_VCXI/GP[39]/CRG0_VCXI
CRG1_VCXI
010
SYSCLK5
TMS320DM6467T
SPRS605C JULY 2009REVISED JUNE 2012
www.ti.com
7.12.2 TSIF Clock Control
The source clocks for the TSIF counters and output channels are selectable based on the settings of the
TSIFCTL register (0x01C4 0050). (For more detailed information on the TSIFCTL register, see
Section 4.3.2.2, TSIF Control.) The VSCLKDIS register (0x01C4 006C) is used to disable the clock inputs
when changing the clock source to ensure glitch-free operation. (For more detailed informaiton on the
VSCLKDIS register, see Section 4.3.2.3, Video and TSIF Clock Disable.)
TSIF0 outputs data synchronous to TS0_CLKO. The source clock for the TS0_CLKO output is selectable
from among a number of external clock inputs or on-chip clock sources (see Figure 7-41).
Figure 7-41. TSIF0 Output Clock Source Selection
The TSIF0 system time counter may be clocked from a number of external clock inputs or on-chip clock
sources (see Figure 7-42).
228 Peripheral Information and Electrical Specifications Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T