Datasheet

Table Of Contents
VP_CLKOx
(Positive Edge
Clocking)
VP_CLKOx
(Negative Edge
Clocking)
VP_DOUTx
1
3
2
11
12
4
4
VP_CLKIN0/1
VP_DINx/FIELD/
HSYNC/VSYNC
1
2
TMS320DM6467T
SPRS605C JULY 2009REVISED JUNE 2012
www.ti.com
Table 7-47. Timing Requirements for VPIF Channels 0/1 Video Capture Data and Control Inputs
(see Figure 7-39)
-1G
NO. UNIT
MIN MAX
1 t
su(VDINV-VKIH)
Setup time, VP_DINx valid before VP_CLKIN0/1 high 1.98 ns
2 t
h(VKIH-VDINV)
Hold time, VP_DINx valid after VP_CLKIN0/1 high 0 ns
Figure 7-39. VPIF Channels 0/1 Video Capture Data and Control Input Timing
Table 7-48. Switching Characteristics Over Recommended Operating Conditions for Video Data Shown
With Respect to VP_CLKO2/3
(1)
(see Figure 7-40)
-1G
NO. PARAMETER UNIT
MIN MAX
1 t
c(VKO)
Cycle time, VP_CLKO2/3 6.66 ns
2 t
w(VKOH)
Pulse duration, VP_CLKO2/3 high 0.4C ns
3 t
w(VKOL)
Pulse duration, VP_CLKO2/3 low 0.4C ns
4 t
t(VKO)
Transition time, VP_CLKO2/3 5 ns
11 t
d(VKOH-VPDOUTV)
Delay time, VP_CLKO2/3 high to VP_DOUTx valid 5.15 ns
t
d(VCLKOH-
12 Delay time, VP_CLKO2/3 high to VP_DOUTx invalid 1.5 ns
VPDOUTIV)
(1) C = VP_CLKO2/3 period in ns.
Figure 7-40. VPIF Channels 2/3 Video Display Data Output Timing With Respect to VP_CLKO2/3
226 Peripheral Information and Electrical Specifications Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T