Datasheet

Table Of Contents
PLLDIV1(/1Fixed)
PLLDIV2(/2Fixed)
PLLDIV3(/4Fixed)
PLLDIV4(/6Prog)
PLLDIV5(/8Prog)
PLLDIV6(/8Prog)
PLLDIV8(/8Prog)
PLLDIV9(/6Prog)
BPDIV(/1Prog)
SYSCLK1
SYSCLK2
SYSCLK3
SYSCLK4
SYSCLK5
SYSCLK6
SYSCLK8
SYSCLK9
SYSCLKBP
AUXCLK
1
0
PLLEN
PLL
1
0
CLKMODE
PLLM
CLKIN
OSCIN
PLLOUT
PLL Controller1
PLLDIV1(/1Fixed)
SYSCLK1
PLLDIV2(/2Fixed)
SYSCLK2
PLLDIV3(/4Fixed)
SYSCLK3
PLLDIV4(/6Prog)
SYSCLK4
PLLDIV9(/6Prog)
SYSCLK9
PLLDIV5(/8Prog)
SYSCLK5
PLLDIV6(/8Prog)
SYSCLK6
PLLDIV8(/8Prog)
SYSCLK8
BPDIV(/1Prog)
SYSCLKBP
AUXCLK
DEV_MXI/
DEV_CLKIN
(33.3MHz)
DSP Subsystem
PCI
VDCE
HDVICP0
HDVICP1
EDMA3
Crossbar/SCR
ARMSubsystem
GPIO
Timer0
Timer1
Timer2(WD)
I2C
PWM(x2)
HPI
EMAC/MDIO
EMIFA
VLYNQ
SPI
ARMINTC
ATA
TINP0L
TINP0U
TINP1L
USB2.0
60MHz
USBPHY
UART0
McASP0
McASP1
AUX_MXI/
AUX_CLKIN
(24/48MHz)
ClockSelect
Logic
TSIF0
TSIF1
VideoPort
I/F
CLKOUT0
AUDIO_CLK0
AUDIO_CLK1
CRGEN0
CRGEN1
DDR2MemCltr
UART1
UART2
VP_CLKIN0
VP_CLKIN1
VP_CLKIN2
VP_CLKIN3
STC_CLKIN
CRG0_VCXI
CRG1_VCXI
PLLDIV1(/1Prog)
PLL Controller2
PLL2_SYSCLK1
PLLM
PLLM
TMS320DM6467T
SPRS605C JULY 2009REVISED JUNE 2012
www.ti.com
Figure 7-4. PLL1 and PLL2 Clock Domain Block Diagram
For further detail on PLL1 and PLL2, see the structure block diagrams shown in Figure 7-5 and Figure 7-
6, respectively.
Figure 7-5. PLL1 Structure Block Diagram
144 Peripheral Information and Electrical Specifications Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T