Datasheet

Table Of Contents
TMS320DM6467T
www.ti.com
SPRS605C JULY 2009REVISED JUNE 2012
Table 4-45. SUSPSRC Register Bit Descriptions (continued)
BIT NAME DESCRIPTION
UART1 Emulation Suspend Source.
20 UART1SRC 0 = ARM emulation suspend.
1 = DSP emulation suspend.
UART0 Emulation Suspend Source.
19 UART0SRC 0 = ARM emulation suspend.
1 = DSP emulation suspend.
I2C Emulation Suspend Source.
18 I2CSRC 0 = ARM emulation suspend.
1 = DSP emulation suspend.
McASP1 Emulation Suspend Source.
17 MCASP1SRC 0 = ARM emulation suspend.
1 = DSP emulation suspend.
McASP0 Emulation Suspend Source.
16 MCASP0SRC 0 = ARM emulation suspend.
1 = DSP emulation suspend.
15:13 RESERVED Reserved. Read returns "0".
HPI Emulation Suspend Source.
12 HPISRC 0 = ARM emulation suspend.
1 = DSP emulation suspend.
11 RSV Reserved. Read returns "0".
Ethernet MAC Emulation Suspend Source.
10 EMACSRC 0 = ARM emulation suspend.
1 = DSP emulation suspend.
USB Emulation Suspend Source.
9 USBSRC 0 = ARM emulation suspend.
1 = DSP emulation suspend.
VDCE Emulation Suspend Source.
8 VDCESRC 0 = ARM emulation suspend.
1 = DSP emulation suspend.
TSIF1 Emulation Suspend Source.
7 TSIF1SRC 0 = ARM emulation suspend.
1 = DSP emulation suspend.
TSIF0 Emulation Suspend Source.
6 TSIF0SRC 0 = ARM emulation suspend.
1 = DSP emulation suspend.
5 RSV Reserved. Read returns "0".
Video Port Emulation Suspend Source.
4 VPIFSRC 0 = ARM emulation suspend.
1 = DSP emulation suspend.
3:0 RESERVED Reserved. Read returns "0".
Copyright © 2009–2012, Texas Instruments Incorporated Device Configurations 131
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T