Datasheet

Table Of Contents
TMS320DM6467T
www.ti.com
SPRS605C JULY 2009REVISED JUNE 2012
Table 4-37. UART2 Ready-to-Send ( URTS2 ) Pin Muxing
PIN FUNCTION
URTS2 /
TSPIMUX[1] TSPIMUX[0] UART2CTL[1] UART2CTL[0]
UIRTX2/
TS0_PSTIN/
GP[41]
0 x 0 0 URTS2
0 x 0 1 GP[41]
0 x 1 0 UIRTX2
0 x 1 1 GP[41]
1 x x x TS0_PSTIN
Table 4-38. UART2 Clear-to-Send ( UCTS2 ) Pin Muxing
PIN PIN
TSSOMUX 11 TSSOMUX = 11
FUNCTION FUNCTION
UCTS2 / UCTS2 /
USD2/ USD2/
CRGMUX[2] CRGMUX[1] CRGMUX[0] UART2CTL[1] UART2CTL[0] CRG0_VCXI/ CRGMUX[2] CRGMUX[1] CRGMUX[0] UART2CTL[1] UART2CTL[0] CRG0_VCXI/
GP[42]/ GP[42]/
TS1_PSTO TS1_PSTO
0 0 0 0 0 UCTS2 0 0 0 0 0 TS1_PSTO
0 0 0 0 1 GP[42] 0 0 0 0 1 TS1_PSTO
0 0 0 1 0 USD2 0 0 0 1 0 TS1_PSTO
0 0 0 1 1 GP[42] 0 0 0 1 1 TS1_PSTO
0 0 1 0 0 UCTS2 0 0 1 0 0 TS1_PSTO
0 0 1 0 1 GP[42] 0 0 1 0 1 TS1_PSTO
0 0 1 1 0 USD2 0 0 1 1 0 TS1_PSTO
0 0 1 1 1 GP[42] 0 0 1 1 1 TS1_PSTO
0 1 0 0 0 UCTS2 0 1 0 0 0 TS1_PSTO
0 1 0 0 1 GP[42] 0 1 0 0 1 TS1_PSTO
0 1 0 1 0 USD2 0 1 0 1 0 TS1_PSTO
0 1 0 1 1 GP[42] 0 1 0 1 1 TS1_PSTO
0 1 1 0 0 UCTS2 0 1 1 0 0 TS1_PSTO
0 1 1 0 1 GP[42] 0 1 1 0 1 TS1_PSTO
0 1 1 1 0 USD2 0 1 1 1 0 TS1_PSTO
0 1 1 1 1 GP[42] 0 1 1 1 1 TS1_PSTO
1 0 0 0 0 CRG0_VCXI 1 0 0 0 0 TS1_PSTO
1 0 0 0 1 CRG0_VCXI 1 0 0 0 1 TS1_PSTO
1 0 0 1 0 CRG0_VCXI 1 0 0 1 0 TS1_PSTO
1 0 0 1 1 CRG0_VCXI 1 0 0 1 1 TS1_PSTO
1 0 1 0 0 CRG0_VCXI 1 0 1 0 0 TS1_PSTO
1 0 1 0 1 CRG0_VCXI 1 0 1 0 1 TS1_PSTO
1 0 1 1 0 CRG0_VCXI 1 0 1 1 0 TS1_PSTO
1 0 1 1 1 CRG0_VCXI 1 0 1 1 1 TS1_PSTO
1 1 0 0 0 UCTS2 1 1 0 0 0 TS1_PSTO
1 1 0 0 1 GP[42] 1 1 0 0 1 TS1_PSTO
1 1 0 1 0 USD2 1 1 0 1 0 TS1_PSTO
1 1 0 1 1 GP[42] 1 1 0 1 1 TS1_PSTO
1 1 1 0 0 UCTS2 1 1 1 0 0 TS1_PSTO
1 1 1 0 1 GP[42] 1 1 1 0 1 TS1_PSTO
1 1 1 1 0 USD2 1 1 1 1 0 TS1_PSTO
1 1 1 1 1 GP[42] 1 1 1 1 1 TS1_PSTO
Copyright © 2009–2012, Texas Instruments Incorporated Device Configurations 125
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T