Datasheet

Table Of Contents
TMS320DM6467T
www.ti.com
SPRS605C JULY 2009REVISED JUNE 2012
4.7.3.4 TSIF0 Output Signal Muxing (Serial/Parallel)
The TSIF 0 (TS0) output signals have muxing options for both parallel or serial operation as configured by
the TPSOMUX bits as shown in Table 4-29.
Table 4-29. TSIF0 Output Pin Muxing
TSPOMUX = 0x
TSPOMUX = 10 TSPOMUX = 11
(PARALLEL) (SERIAL)
UART0CTL = 00 UART0CTL 00
VP_CLKO3 VP_CLKO3 TS0_CLKO TS0_CLKO
VP_DIN7
(1)
VP_DIN7
(1)
TS0_DOUT7
(1)
VP_DIN7
(1)
VP_DIN6
(1)
VP_DIN6
(1)
TS0_DOUT6
(1)
VP_DIN6
(1)
VP_DIN5
(1)
VP_DIN5
(1)
TS0_DOUT5
(1)
VP_DIN5
(1)
VP_DIN4
(1)
VP_DIN4
(1)
TS0_DOUT4
(1)
VP_DIN4
(1)
VP_DIN3
(1)
VP_DIN3
(1)
TS0_DOUT3
(1)
VP_DIN3
(1)
VP_DIN2
(1)
VP_DIN2
(1)
TS0_DOUT2
(1)
VP_DIN2
(1)
VP_DIN1
(1)
VP_DIN1
(1)
TS0_DOUT1
(1)
VP_DIN1
(1)
VP_DIN0
(1)
VP_DIN0
(1)
TS0_DOUT0
(1)
VP_DIN0
(1)
UDTR0 GP[36] TS0_ENAO TS0_ENAO
UDSR0 GP[37] TS0_PSTO TS0_PSTO
UDCD0 GP[38] TS0_WAITIN TS0_WAITIN
URIN0 GP[8] GP[8] GP[8]
URXD1
(2)
URXD1
(2)
URXD1
(2)
(see Table 4-22—TSPIMUX bit
field)
(also see Table 4-35)
UTXD1
(2)
UTXD1
(2)
UTXD1
(2)
TS0_DOUT7
(1) Function will be overridden by TSIF1 signals if TSSIMUX = 11 (PINMUX0 register).
(2) Function is determined by UART1CTL bit field value in the PINMUX1 register.
Copyright © 2009–2012, Texas Instruments Incorporated Device Configurations 117
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T