Datasheet

Table Of Contents
TMS320DM6467T
SPRS605C JULY 2009REVISED JUNE 2012
www.ti.com
4.7.3.3 TSIF0 Input Signal Muxing (Serial/Parallel)
The TSIF 0 (TS0) input signals have muxing options for both parallel or serial operation as configured by
the TPSIMUX bits as shown in Table 4-28.
Table 4-28. TSIF0 Input Pin Muxing
TSPIMUX = 0x TSPIMUX = 10 TSPIMUX = 11
(NO TSIF0 SIGNALS ENABLED) (PARALLEL) (SERIAL)
TS0_CLKIN TS0_CLKIN TS0_CLKIN
VP_DIN15_VSYNC TS0_DIN7 VP_DIN15_VSYNC
VP_DIN14_HSYNC TS0_DIN6 VP_DIN14_HSYNC
VP_DIN13_FIELD TS0_DIN5 VP_DIN13_FIELD
VP_DIN12 TS0_DIN4 VP_DIN12
VP_DIN11 TS0_DIN3 VP_DIN11
VP_DIN10 TS0_DIN2 VP_DIN10
VP_DIN9 TS0_DIN1 VP_DIN9
VP_DIN8 TS0_DIN0 VP_DIN8
URXD1
(1)
URXD1
(1)
TS0_DIN7
UTXD1
(1)
UTXD1
(1)
(see Table 4-22—TSPOMUX bit
field)
(also see Table 4-35)
URTS1
(1)
TS0_WAITO TS0_WAITO
UCTS1
(1)
TS0_EN_WAITO TS0_EN_WAITO
URTS2
(2)
TS0_PSTIN TS0_PSTIN
(1) Function is determined by UART1CTL bit field value in the PINMUX0 register.
(2) Function is determined by UART2CTL bit field value in the PINMUX0 register.
116 Device Configurations Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TMS320DM6467T