Datasheet
t
td
S
t
a
MSB OUT BIT 6 . . . 1 LSB OUT
t
sck
t
Lead
t
Lag
t
sckh
t
sckl
t
r
t
f
t
v(DOUT)
t
dis
MSB IN BIT 6 . . . 1 LSB IN
t
hi
t
su
SS
SCLK
MISO
MOSI
TLV320AIC3256
SLOS630B –DECEMBER 2010–REVISED JANUARY 2013
www.ti.com
SPI Interface Timing
Figure 9. SPI Interface Timing Diagram
Timing Requirements (See Figure 9)
At 25°C, DVdd = 1.8V
Table 7. SPI Interface Timing
PARAMETER TEST CONDITION IOVDD=1.8V IOVDD=3.3V UNITS
MIN TYP MAX MIN TYP MAX
t
sck
SCLK Period 100 50 ns
t
sckh
SCLK Pulse width High 50 25 ns
t
sckl
SCLK Pulse width Low 50 25 ns
t
lead
Enable Lead Time 30 20 ns
t
lag
Enable Lag Time 30 20 ns
t
d
Sequential Transfer Delay 40 20 ns
t
a
Slave DOUT access time 40 20 ns
t
dis
Slave DOUT disable time 40 20 ns
t
su
DIN data setup time 15 10 ns
t
hi
DIN data hold time 15 10 ns
t
v(DOUT)
DOUT data valid time 25 18 ns
t
r
SCLK Rise Time 4 4 ns
t
f
SCLK Fall Time 4 4 ns
20 Submit Documentation Feedback Copyright © 2010–2013, Texas Instruments Incorporated
Product Folder Links: TLV320AIC3256