Datasheet
TLV320AIC3106
www.ti.com
........................................................................................................................................ SLAS509E – DECEMBER 2006 – REVISED DECEMBER 2008
Page 0 / Register 12: Audio Codec Digital Filter Control Register
READ/ RESET
BIT DESCRIPTION
WRITE VALUE
D7 – D6 R/W 00 Left ADC Highpass Filter Control
00: Left ADC highpass filter disabled
01: Left ADC highpass filter – 3-dB frequency = 0.0045 × ADC f
S
10: Left ADC highpass filter – 3-dB frequency = 0.0125 × ADC f
S
11: Left ADC highpass filter – 3-dB frequency = 0.025 × ADC f
S
D5 – D4 R/W 00 Right ADC Highpass Filter Control
00: Right ADC highpass filter disabled
01: Right ADC highpass filter – 3-dB frequency = 0.0045 × ADC f
S
10: Right ADC highpass filter – 3-dB frequency = 0.0125 × ADC f
S
11: Right ADC highpass filter – 3-dB frequency = 0.025 × ADC f
S
D3 R/W 0 Left DAC Digital Effects Filter Control
0: Left DAC digital effects filter disabled (bypassed)
1: Left DAC digital effects filter enabled
D2 R/W 0 Left DAC De-emphasis Filter Control
0: Left DAC de-emphasis filter disabled (bypassed)
1: Left DAC de-emphasis filter enabled
D1 R/W 0 Right DAC Digital Effects Filter Control
0: Right DAC digital effects filter disabled (bypassed)
1: Right DAC digital effects filter enabled
D0 R/W 0 Right DAC De-emphasis Filter Control
0: Right DAC de-emphasis filter disabled (bypassed)
1: Right DAC de-emphasis filter enabled
Page 0 / Register 13: Headset / Button Press Detection Register A
READ/ RESET
BIT DESCRIPTION
WRITE VALUE
D7 R/W 0 Headset Detection Control
0: Headset detection disabled
1: Headset detection enabled
D6 – D5 R 00 Headset Type Detection Results
00: No headset detected
01: Headset without microphone detected
10: Ignore (reserved)
11: Headset with microphone detected
D4 – D2 R/W 000 Headset Glitch Suppression Debounce Control for Jack Detection
000: Debounce = 16 ms (sampled with 2-ms clock)
001: Debounce = 32 ms (sampled with 4-ms clock)
010: Debounce = 64 ms (sampled with 8-ms clock)
011: Debounce = 128 ms (sampled with 16-ms clock)
100: Debounce = 256 ms (sampled with 32-ms clock)
101: Debounce = 512 ms (sampled with 64-ms clock)
110: Reserved, do not write this bit sequence to these register bits.
111: Reserved, do not write this bit sequence to these register bits.
D1 – D0 R/W 00 Headset Glitch Suppression Debounce Control for Button Press
00: Debounce = 0msec
01: Debounce = 8 ms (sampled with 1-ms clock)
10: Debounce = 16 ms (sampled with 2-ms clock)
11: Debounce = 32 ms (sampled with 4-ms clock)
Copyright © 2006 – 2008, Texas Instruments Incorporated Submit Documentation Feedback 53
Product Folder Link(s): TLV320AIC3106