Datasheet

Table Of Contents
TX_CLK
Valid Data
TXD[3:0]
TX_EN
T0348-01
t
2
t
4
t
1
t
3
RX_CLK
Valid Data
RXD[3:0]
RX_DV
T0349-01
t
1
t
2
t
4
t
3
TLK100
SLLS931BAUGUST 2009REVISED DECEMBER 2009
www.ti.com
Table 9-11. 10 Mb/s MII Transmit Timing
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
t
1
TX_CLK Low Time
10 Mb/s MII mode 190 200 210 ns
t
2
TX_CLK High Time
t
3
TXD[3:0], TX_EN Data Setup to TX_CLK 10 Mb/s MII mode 25 ns
t
4
TXD[3:0], TX_EN Data Hold from TX_CLK 10 Mb/s MII mode 0 ns
Figure 9-11. 10 Mb/s MII Transmit Timing
Table 9-12. 10Mb/s MII Receive Timing
PARAMETER
(1)
TEST CONDITIONS MIN TYP MAX UNIT
t
1
RX_CLK High Time
160 200 240 ns
t
2
RX_CLK Low Time
t
3
RX_CLK rising edge delay from RXD[3:0], RX_DV Valid 10 Mb/s MII mode 100 ns
t
4
RX_CLK to RXD[3:0], RX_DV Delay 10 Mb/s MII mode 100 ns
(1) RX_CLK may be held low for a longer period of time during transition between reference and recovered clocks. Minimum high and low
times will not be violated.
Figure 9-12. 10Mb/s MII Receive Timing
76 Electrical Specifications Copyright © 2009, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TLK100