Datasheet

Table Of Contents
TLK100
SLLS931BAUGUST 2009REVISED DECEMBER 2009
www.ti.com
8.5.12 TDR Low Threshold Register (TDRLT3)
This register allows configuring the threshold for finding the peaks of the reflected signal in the TDR test.
Table 8-41. TDR Low Threshold Register (TDRLT3), address 0x0C05
BIT NAME DEFAULT FUNCTION
15 Reserved 0,RO Ignore on read
14:8 cfg_ptrn_low_th_5 0x4,RW Peak (absolute) low threshold value 5, for TX pattern.
7 Reserved 0,RO Ignore on read
6:0 cfg_ptrn_low_th_4 0x5,RW Peak (absolute) low threshold value 4, for TX pattern.
8.5.13 TDR Low Threshold Register (TDRLT4)
This register allows configuring the threshold for finding the peaks of the reflected signal in the TDR test.
Table 8-42. TDR Low Threshold Register (TDRLT4), address 0x0C06
BIT NAME DEFAULT FUNCTION
15 Reserved 0,RO Ignore on read
14:8 cfg_ptrn_low_th_7 0x3,RW Peak (absolute) low threshold value 7, for TX pattern.
7 Reserved 0,RO Ignore on read
6:0 cfg_ptrn_low_th_6 0x3,RW Peak (absolute) low threshold value 6, for TX pattern.
8.5.14 TDR High Threshold Register (TDRHT1)
This register allows configuring the threshold for finding the peaks of the reflected signal in the TDR test.
Table 8-43. TDR High Threshold Register (TDRHT1), address 0x0C07
BIT NAME DEFAULT FUNCTION
15 Reserved 0,RO Ignore on read
14:8 cfg_ptrn_High_th_1 0x53,RW Peak (absolute) High threshold value 1, for TX pattern.
7 Reserved 0,RO Ignore on read
6:0 cfg_ptrn_High_th_0 0x53,RW Peak (absolute) High threshold value 0, for TX pattern.
64 Register Block Copyright © 2009, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TLK100