Datasheet

Table Of Contents
TLK100
SLLS931BAUGUST 2009REVISED DECEMBER 2009
www.ti.com
8.1.3 PHY Identifier Register #1 (PHYIDR1)
Table 8-5. PHY Identifier Register #1 (PHYIDR1), address 0x0002
BIT BIT NAME DEFAULT DESCRIPTION
15 OUI_MSB <0010 0000 0000 OUI Most Significant Bits: Bits 3 to 18 of the OUI (080028h) are stored in bits 15 to 0 of
0000>, this register. The most significant two bits of the OUI are ignored (the IEEE standard refers
RO/P to these as bits 1 and 2).
8.1.4 PHY Identifier Register #2 (PHYIDR2)
Table 8-6. PHY Identifier Register #2 (PHYIDR2), address 0x0003
BIT BIT NAME DEFAULT DESCRIPTION
15:10 OUI_LSB <101000>, OUI Least Significant Bits:
RO/P
Bits 19 to 24 of the OUI (080028h) are mapped from bits 15 to 10 of this register respectively.
9:4 VNDR_MDL <100000>, Vendor Model Number:
RO/P
The six bits of vendor model number are mapped from bits 9 to 4 (most significant bit to bit 9).
3:0 MDL_REV <0001>, RO/P Model Revision Number:
Four bits of the vendor model revision number are mapped from bits 3 to 0 (most significant bit to
bit 3). This field is incremented for all major device changes.
46 Register Block Copyright © 2009, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): TLK100