Datasheet

TAS5631B
www.ti.com
SLES263C NOVEMBER 2010REVISED SEPTEMBER 2012
Note T1: PVDD decoupling bulk capacitors C60–C64 should be as close as possible to the PVDD and GND_X pins;
the heat sink sets the distance. Wide traces should be routed on the top layer with direct connection to the pins and
without going through vias. No vias or traces should be blocking the current path.
Note T2: Close decoupling of PVDD with low-impedance X7R ceramic capacitors is placed under the heat sink and
close to the pins. This is valid for C60, C61, C62, and C63.
Note T3: Heat sink must have a good connection to PCB ground.
Note T4: Output filter capacitors must be linear in the applied voltage range, and preferably metal film types.
Figure 19. Printed Circuit Board – Top Layer
Copyright © 2010–2012, Texas Instruments Incorporated Submit Documentation Feedback 25
Product Folder Links: TAS5631B