Datasheet
SN74SSTL16857
14-BIT SSTL_2 REGISTERED BUFFER
SCAS625 – FEBRUARY 1999
6–20
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
PARAMETER MEASUREMENT INFORMATION
V
CC
= 2.5 V ± 0.2 V AND V
CC
= 3.3 V ± 0.3 V
t
PHL
t
PLH
t
h
t
su
LOAD CIRCUIT
V
REF
†
V
IH
‡
V
IL
§
V
REF
†
V
REF
†
V
IH
‡
V
IL
§
V
IH
‡
V
IL
§
V
REF
†
t
w
Input
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
INVERTING AND NONINVERTING OUTPUTS
VOLTAGE WAVEFORMS
PULSE DURATION
Output
Waveform 1
(see Note B)
Output
Waveform 2
(see Note B)
V
OL
V
OH
t
PZL
t
PZH
t
PLZ
t
PHZ
V
REF
†
V
REF
†
V
TT
V
IL
§
V
IL
§
V
IH
‡
V
TT
V
IH
‡
Output
Control
V
REF
†
V
REF
†
V
IH
‡
V
IL
§
V
REF
†
V
REF
†
V
OH
V
OL
Input
Output
25 Ω = SSTL_2 Class II
C
L
(see Note A)
Test
Point
V
TT
V
REF
†
25 Ω
50 Ω = SSTL_2 Class I
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
LOW- AND HIGH-LEVEL ENABLING
V
IL
§
V
IH
‡
†
V
REF
= V
DDQ
/2
‡
V
IH
= V
REF
+ 350 mV (AC voltage levels)
§
V
IL
= V
REF
– 350 mV (AC voltage levels)
NOTES: A. C
L
includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z
O
= 50 Ω, t
r
≤ 1.25 ns/V,
t
f
≤ 1.25 ns/V.
D. The outputs are measured one at a time with one transition per measurement.
E. V
TT
= V
REF
= V
DDQ
/2
F. t
PLZ
and t
PHZ
are the same as t
dis
.
G. t
PZL
and t
PZH
are the same as t
en
.
H. t
PLH
and t
PHL
are the same as t
pd
.
Timing
Input
Data
Input
Figure 1. Load Circuit and Voltage Waveforms
PRODUCT PREVIEW