Datasheet

www.ti.com
1.2 V
1.0 V
t
pLH
0.2 V
-0.2 V
V
A
V
B
V
ID
90%
V
OH
V
OL
t
pHL
10%
t
f
t
r
V
O
V
CC
/2
V
O
V
ID
V
B
V
A
C
L
0 V
15
pF
SN65MLVD200A , SN65MLVD202A
SN65MLVD204A , SN65MLVD205A
SLLS573 DECEMBER 2003
Table 1. Type-1 Receiver Input Threshold Test Voltages
RESULTING DIFFERENTIAL RESULTING COMMON-
APPLIED VOLTAGES
RECEIVER
INPUT VOLTAGE MODE INPUT VOLTAGE
(1)
OUTPUT
V
IA
V
IB
V
ID
V
IC
2.400 0.000 2.400 1.200 H
0.000 2.400 –2.400 1.200 L
3.425 3.335 0.050 3.4 H
3.375 3.425 –0.050 3.4 L
–0.975 –1.025 0.050 –1 H
–1.025 –0.975 –0.050 –1 L
(1) H= high level, L = low level, output state assumes receiver is enabled ( RE = L)
Table 2. Type-2 Receiver Input Threshold Test Voltages
RESULTING DIFFERENTIAL RESULTING COMMON-
APPLIED VOLTAGES
RECEIVER
INPUT VOLTAGE MODE INPUT VOLTAGE
OUTPUT
(1)
V
IA
V
IB
V
ID
V
IC
2.400 0.000 2.400 1.200 H
0.000 2.400 –2.400 1.200 L
3.475 3.325 0.150 3.4 H
3.425 3.375 0.050 3.4 L
–0.925 –1.075 0.150 –1 H
–0.975 –1.025 0.050 –1 L
(1) H= high level, L = low level, output state assumes receiver is enabled ( RE = L)
A. All input pulses are supplied by a generator having the following characteristics: t
r
or t
f
1 ns, frequency = 1 MHz,
duty cycle = 50 ± 5%. C
L
is a combination of a 20%-tolerance, low-loss ceramic, surface-mount capacitor and fixture
capacitance within 2 cm of the D.U.T.
B. The measurement is made on test equipment with a –3 dB bandwidth of at least 1 GHz.
Figure 10. Receiver Timing Test Circuit and Waveforms
10
Submit Documentation Feedback