Datasheet

TIMING REQUIREMENTS: SCL AND SDA
t
BUF
t
D-SU
t
D-HD
t
SDA-R
t
SDA-F
t
P-SU
t
SCL-F
t
S-HD
t
LOW
t
SCL-R
t
HI
t
S-SU
t
S-HD
START
Repeated
START
STOP
SDA
SCL
PCM3168A
PCM3168A-Q1
www.ti.com
......................................................................................................................................................................................... SBAS452 SEPTEMBER 2008
Figure 55. SCL and SDA Control Interface Timing
Timing Requirements for Figure 55
PCM3168A, PCM3168A-Q1
STANDARD MODE FAST MODE
SYMBOL PARAMETER MIN MAX MIN MAX UNIT
f
SCL
SCL clock frequency 100 400 kHz
t
BUF
Bus free time between STOP and START condition 4.7 1.3 µ s
t
LOW
Low period of the SCL clock 4.7 1.3 µ s
t
HI
High period of the SCL clock 4.0 0.6 µ s
t
S-SU
Setup time for START/Repeated START condition 4.7 0.6 µ s
t
S-HD
Hold time for START/Repeated START condition 4.0 0.6 µ s
t
D-SU
Data setup time 250 100 ns
t
D-HD
Data hold time 0 3450 0 900 ns
t
SCL-R
Rise time of SCL signal 1000 20 + 0.1 C
B
300 ns
t
SCL-F
Fall time of SCL signal 1000 20 + 0.1 C
B
300 ns
t
SDA-R
Rise time of SDA signal 1000 20 + 0.1 C
B
300 ns
t
SDA-F
Fall time of SDA signal 1000 20 + 0.1 C
B
300 ns
t
P-SU
Setup time for STOP condition 4.0 0.6 µ s
t
GW
Allowable glitch width N/A 50
C
B
Capacitive load for SDA and SCL line 400 100 pF
Noise margin at high level for each connected device
V
NH
0.2 × VDD 0.2 × VDD V
(including hysteresis)
Noise margin at low level for each connected device
V
NL
0.1 × VDD 0.1 × VDD V
(including hysteresis)
V
HYS
Hysteresis of Schmitt-trigger input N/A 0.05 × VDD V
Copyright © 2008, Texas Instruments Incorporated Submit Documentation Feedback 35
Product Folder Link(s): PCM3168A PCM3168A-Q1