Datasheet

OPA835
OPA2835
www.ti.com
SLOS713E JANUARY 2011REVISED JULY 2013
SPECIFICATIONS: V
S
= 5 V
Test conditions unless otherwise noted: V
S+
= +5 V, V
S–
= 0 V, V
O
= 2 V
PP
, R
F
= 0 Ω, R
L
= 2 kΩ, G = 1 V/V, Input and Output
Referenced to mid-supply. T
A
= 25°C. Unless otherwise noted.
TEST
PARAMETER CONDITIONS MIN TYP MAX UNITS
LEVEL
(1)
DC PERFORMANCE
Open-loop voltage gain (A
OL
) 100 120 dB A
T
A
= 25°C ±100 ±500 A
T
A
= 0°C to 70°C ±880
Input referred offset voltage µV
T
A
= –40°C to 85°C ±1040 B
T
A
= –40°C to 125°C ±1850
Input offset voltage drift
(2)
T
A
= 0°C to 70°C ±1.4 ±8.5
T
A
= –40°C to 85°C ±1.5 ±9 µV/°C B
T
A
= –40°C to 125°C ±2.25 ±13.5
T
A
= 25°C 50 200 400 A
T
A
= 0°C to 70°C 47 410
Input bias current nA
T
A
= –40°C to 85°C 45 425 B
T
A
= –40°C to 125°C 45 530
T
A
= 0°C to 70°C ±0.25 ±1.4
Input bias current drift
(2)
T
A
= –40°C to 85°C ±0.175 ±1.05 nA/°C B
T
A
= –40°C to 125°C ±0.185 ±1.1
T
A
= 25°C ±13 ±100 A
T
A
= 0°C to 70°C ±13 ±100
Input offset current nA
T
A
= –40°C to 85°C ±13 ±100 B
T
A
= –40°C to 125°C ±13 ±100
T
A
= 0°C to 70°C ±0.205 ±1.23
Input offset current drift
(2)
T
A
= –40°C to 85°C ±0.155 ±0.94 nA/°C B
T
A
= –40°C to 125°C ±0.155 ±0.94
INPUT
T
A
= 25°C, <3dB degradation in CMRR limit –0.2 0 V A
Common-mode input range low
T
A
= –40°C to 125°C, <3dB degradation in CMRR limit –0.2 0 V B
T
A
= 25°C, <3dB degradation in CMRR limit 3.8 3.9 V A
Common-mode input range high
T
A
= –40°C to 125°C, <3dB degradation in CMRR limit 3.8 3.9 V B
Common-mode rejection ratio 91 113 dB A
Input impedance common mode 200||1.2 kΩ || pF C
Input impedance differential mode 200||1 kΩ || pF C
OUTPUT
T
A
= 25°C, G = 5 0.15 0.2 V A
Linear output voltage low
T
A
= –40°C to 125°C, G = 5 0.15 0.2 V B
T
A
= 25°C, G = 5 4.75 4.8 V A
Linear output voltage high
T
A
= –40°C to 125°C, G = 5 4.75 4.8 V B
Output saturation voltage, High / Low T
A
= 25°C, G = 5 70/25 mV C
T
A
= 25°C ±30 ±40 mA A
Linear output current drive
T
A
= –40°C to 125°C ±25 mA B
(1) Test levels (all values set by characterization and simulation): (A) 100% tested at 25°C; over temperature limits by characterization and
simulation. (B) Not tested in production; limits set by characterization and simulation. (C) Typical value only for information.
(2) Input Offset Voltage Drift, Input Bias Current Drift, and Input Offset Current Drift are average values calculated by taking data at the end
points, computing the difference, and dividing by the temperature range.
Copyright © 2011–2013, Texas Instruments Incorporated Submit Documentation Feedback 7
Product Folder Links: OPA835 OPA2835