Datasheet

Table Of Contents
MSP430F5342, MSP430F5341, MSP430F5340
SLAS706E JULY 2011REVISED AUGUST 2013
www.ti.com
Table 2. Terminal Functions (continued)
TERMINAL
I/O
(1)
DESCRIPTION
NAME NO.
General-purpose digital I/O with port interrupt
P1.7/TA1.0 20 I/O
TA1 CCR0 capture: CCI0A input, compare: Out0 output
General-purpose digital I/O with port interrupt
Slave transmit enable USCI_B0 SPI mode
P2.7/UCB0STE/UCA0CLK 21 I/O
Clock signal input USCI_A0 SPI slave mode
Clock signal output USCI_A0 SPI master mode
General-purpose digital I/O
P3.0/UCB0SIMO/UCB0SDA 22 I/O
Slave in, master out USCI_B0 SPI mode
I2C data USCI_B0 I2C mode
General-purpose digital I/O
P3.1/UCB0SOMI/UCB0SCL 23 I/O
Slave out, master in USCI_B0 SPI mode
I2C clock USCI_B0 I2C mode
General-purpose digital I/O
Clock signal input USCI_B0 SPI slave mode
P3.2/UCB0CLK/UCA0STE 24 I/O
Clock signal output USCI_B0 SPI master mode
Slave transmit enable USCI_A0 SPI mode
General-purpose digital I/O
P3.3/UCA0TXD/UCA0SIMO 25 I/O
Transmit data USCI_A0 UART mode
Slave in, master out USCI_A0 SPI mode
General-purpose digital I/O
P3.4/UCA0RXD/UCA0SOMI 26 I/O
Receive data USCI_A0 UART mode
Slave out, master in USCI_A0 SPI mode
General-purpose digital I/O with reconfigurable port mapping secondary function
P4.0/PM_UCB1STE/ Default mapping: Slave transmit enable USCI_B1 SPI mode
27 I/O
PM_UCA1CLK
Default mapping: Clock signal input USCI_A1 SPI slave mode
Default mapping: Clock signal output USCI_A1 SPI master mode
General-purpose digital I/O with reconfigurable port mapping secondary function
P4.1/PM_UCB1SIMO/
28 I/O
Default mapping: Slave in, master out USCI_B1 SPI mode
PM_UCB1SDA
Default mapping: I2C data USCI_B1 I2C mode
General-purpose digital I/O with reconfigurable port mapping secondary function
P4.2/PM_UCB1SOMI/
29 I/O
Default mapping: Slave out, master in USCI_B1 SPI mode
PM_UCB1SCL
Default mapping: I2C clock USCI_B1 I2C mode
General-purpose digital I/O with reconfigurable port mapping secondary function
P4.3/PM_UCB1CLK/ Default mapping: Clock signal input USCI_B1 SPI slave mode
30 I/O
PM_UCA1STE
Default mapping: Clock signal output USCI_B1 SPI master mode
Default mapping: Slave transmit enable USCI_A1 SPI mode
DVSS2 31 Digital ground supply
DVCC2 32 Digital power supply
General-purpose digital I/O with reconfigurable port mapping secondary function
P4.4/PM_UCA1TXD/
33 I/O
Default mapping: Transmit data USCI_A1 UART mode
PM_UCA1SIMO
Default mapping: Slave in, master out USCI_A1 SPI mode
General-purpose digital I/O with reconfigurable port mapping secondary function
P4.5/PM_UCA1RXD/
34 I/O
Default mapping: Receive data USCI_A1 UART mode
PM_UCA1SOMI
Default mapping: Slave out, master in USCI_A1 SPI mode
General-purpose digital I/O with reconfigurable port mapping secondary function
P4.6/PM_NONE 35 I/O
Default mapping: no secondary function.
6 Submit Documentation Feedback Copyright © 2011–2013, Texas Instruments Incorporated
Product Folder Links: MSP430F5342 MSP430F5341 MSP430F5340