Datasheet

Table Of Contents
Unified
Clock
System
128KB
96KB
64KB
Flash
10KB
8KB
6KB
RAM
MCLK
ACLK
SMCLK
I/OPorts
P1/P2
1×8I/Os
1x1I/Os
Interrupt
&Wakeup
PA
1×9I/Os
CPUXV2
and
Working
Registers
EEM
(L:8+2)
XIN
XOUT
JTAG/
Interface
SBW
PA PB PC
DMA
3Channel
XT2IN
XT OUT2
Power
Management
LDO
SVM/
Brownout
SVS
SYS
Watchdog
PortMap
Control
(P4)
I/OPorts
P3/P4
1×5I/Os
1
PB
1×13I/Os
×8I/Os
I/OPorts
P5/P6
1×7I/Os
PC
1×12I/Os
1×5I/Os
MPY32
TA0
Timer_A
5CC
Registers
TA1
Timer_A
3CC
Registers
TB0
Timer_B
7CC
Registers
RTC_A
CRC16
ADC12_A
200KSPS
9Channels
(7ext/2int)
Autoscan
12Bit
DVCC DVSS AVCC AVSS
P1.x P2.x
P3.x
P4.x
P5.x P6.x
RST/NMI
TA2
Timer_A
3CC
Registers
REF
VCORE
MAB
MDB
COMP_B
5Channels
USCI0,1
USCI_Ax:
UART,
IrDA,SPI
USCI_Bx:
SPI,I2C
MSP430F5342, MSP430F5341, MSP430F5340
www.ti.com
SLAS706E JULY 2011REVISED AUGUST 2013
Functional Block Diagram
Copyright © 2011–2013, Texas Instruments Incorporated Submit Documentation Feedback 3
Product Folder Links: MSP430F5342 MSP430F5341 MSP430F5340