Datasheet

PJ.1/TDI/TCLK
PJ.2/TMS
PJ.3/TCK
FromJTAG
1
0
PJDIR.x
PJIN.x
EN
1
0
FromJTAG
PJOUT.x
1
0
DV
SS
DV
CC
PJREN.x
PadLogic
1
PJDS.x
0:Lowdrive
1:Highdrive
D
DVSS
ToJTAG
PJ.0/TDO
FromJTAG
1
0
PJDIR.0
PJIN.0
EN
1
0
FromJTAG
PJOUT.0
1
0
DV
SS
DV
CC
PJREN.0
PadLogic
1
PJDS.0
0:Lowdrive
1:Highdrive
D
DVCC
MSP430F5310, MSP430F5309
MSP430F5308, MSP430F5304
SLAS677E SEPTEMBER 2010REVISED NOVEMBER 2013
www.ti.com
Port J, J.0 JTAG Pin TDO, Input/Output With Schmitt Trigger or Output
Port J, J.1 to J.3 JTAG Pins TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger or Output
86 Submit Documentation Feedback Copyright © 2010–2013, Texas Instruments Incorporated
Product Folder Links: MSP430F5310 MSP430F5309 MSP430F5308 MSP430F5304