Datasheet
Table Of Contents
- features
- description
- Available Options
- pin designation
- functional block diagram
- Terminal Functions
- short-form description
- absolute maximum ratings
- recommended operating conditions
- electrical characteristics over recommended operating free-air temperature
- supply current into AVCC + DVCC excluding external
- current consumption of active mode versus system frequency
- current consumption of active mode versus supply voltage
- Schmitt-trigger inputs -- Ports P1 and P2, RST/NMI, JTAG (TCK, TMS, TDI/TCLK, TDO/TDI)
- inputs Px.x, TAx
- leakage current
- outputs -- Ports P1 and P2
- output frequency
- wake-up LPM3
- RAM
- LCD
- USART0
- POR brownout, reset
- SVS (supply voltage supervisor/monitor)
- DCO
- crystal oscillator, LFXT1 oscillator
- SD16, power supply and recommended operating conditions
- SD16, analog input range
- SD16, analog performance (fSD16 = 1MHz, SD16OSRx = 256, SD16REFON = 1)
- SD16, built-in voltage reference
- SD16, built-in reference output buffer
- SD16, external reference input
- flash memory
- JTAG interface
- JTAG fuse
- Application Information
- input/output schematic
- Port P1, P1.0 to P1.1, input/output with Schmitt trigger
- Port P1, P1.2 to P1.7, input/output with Schmitt trigger
- Port P2, P2.0 to P2.1, input/output with Schmitt trigger
- Port P2, P2.2 to P2.5, input/output with Schmitt trigger
- Port P2, unbonded GPIOs P2.6 and P2.7
- JTAG pins (TMS, TCK, TDI/TCLK, TDO/TDI), input/output with Schmitt trigger or output
- JTAG fuse check mode
- input/output schematic
- Data Sheet Revision History

MSP430F42xA
MIXED SIGNAL MICROCONTROLLER
SLAS587 -- FEBRUARY 2008
21
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
electrical characteristics over recommended operating free-air temperature (unless otherwise
noted) (continued)
wake-up LPM3
PARAMETER TEST CONDITIONS V
CC
MIN TYP MAX UNIT
f=1MHz 6
t
d
(
LPM3
)
Delay time
f=2MHz
3V
6
μs
t
d
(
L
P
M
3
)
D
e
l
a
y
t
i
m
e
f=3MHz
3
V
6
μ
s
RAM (see Note 1)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
VRAMh CPUhalted(seeNote1) 1.6 V
NOTE 1: This parameter defines the minimum supply voltage when the data in the program memory RAM remain unchanged. No program
execution should take place during this supply voltage condition.
LCD
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
V
(33)
Voltage at R33 2.5 V
CC
+0.2
V
(23)
A
n
a
l
o
g
v
o
l
t
a
g
e
Voltage at R23
V
3
V
(V
33
-- V
03
) × 2/3 + V
03
V
V
(13)
A
nalog voltage
Voltage at R13
V
CC
=3
V
(V
(33)
-- V
(03)
) × 1/3 + V
(03)
V
V
(33) --
V
(03)
Voltage at R33/R03 2.5 V
CC
+0.2
I
(R03)
R03 = V
SS
No load at all
±20
I
(R13)
Input leakage
R13 = V
CC
/3
segment and
c
o
m
m
o
n
l
i
n
e
s
±20
nA
I
(R23)
p
g
R23 = 2 × V
CC
/3
common
l
i
nes,
V
CC
=3V
±20
V
(Sxx0)
V
(03)
V
(03)
-- 0 . 1
V
(Sxx1)
Se
g
ment line
I
3
A
V
3
V
V
(13)
V
(13)
-- 0 . 1
V
V
(Sxx2)
S
e
g
m
e
n
t
l
i
n
e
voltage
I
(Sxx)
=--3μ
A
,
V
CC
=3
V
V(
23)
V
(23)
-- 0 . 1
V
V
(Sxx3)
V(
33)
V
(33)
+0.1
USART0 (see Note 1)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
t
(
τ
)
USART0: deglitch time V
CC
= 3 V, SYNC = 0, UART mode 150 280 500 ns
NOTE 1: The signal applied to the USART0 receive signal/terminal (URXD0) should meet the timing requirements of t
(τ
)
to ensure that the URXS
flip-flop is set. The URXS flip-flop is set with negative pulses meeting the minimum -timing condition of t
(τ
)
. The operating conditions to
set the flag must be met independently from this timing constraint. The deglitch circuitry is active only on negative transitions on the
URXD0 line.
POR brownout, reset (see Notes 1 and 2)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
t
d(BOR)
2000 μs
V
CC(start)
dV
CC
/dt ≤ 3 V/s (see Figure 6) 0.7 × V
(B_IT--)
V
V
(B_IT--)
B
r
o
w
n
o
u
t
dV
CC
/dt ≤ 3 V/s (see Figure 6, Figure 7, and Figure 8) 1.71 V
V
hys(B_IT--)
B
rownout
dV
CC
/dt ≤ 3 V/s (see Figure 6) 70 130 180 mV
t
(reset)
Pulse length needed at RST/NMI pin to accepted reset internally,
V
CC
=3V
2 μs
NOTES: 1. The current consumption of the brownout module is already included in the I
CC
current consumption data. The v oltage level
V
(B_IT--)
+V
hys(B_IT--)
is ≤ 1.8 V.
2. During power up, the CPU begins code execution following a period of t
d(BOR)
after V
CC
=V
(B_IT--)
+V
hys(B_IT--)
.
The default FLL+ settings must not be changed until V
CC
≥ V
CC(min)
, where V
CC(min)
is the minimum supply voltage for the desired
operating frequency. See the MSP430x4xx Family User’s Guide (SLAU056) for more information on the brownout/SVS circuit.