Datasheet

PRODUCTPREVIEW
Py.x/Mod/Cp.q
PySEL1.x
PyDIR.x
PyIN.x
EN
To module
From module
PyOUT.x
1
0
DVSS
DVCC
1
D
To Comparator
From Comparator
Pad Logic
Bus
Keeper
Direction
0: Input
1: Output
CPD.q
PyREN.x
0 1
0 0
1 0
1 1
PySEL0.x
0 1
0 0
1 0
1 1
DVSS
DVSS
PyMAP.x = PMAP_ANALOG
MSP432P401R, MSP432P401M
www.ti.com
SLAS826 MARCH 2015
6.10.19 Port P7, P7.4 to P7.7, Input/Output With Schmitt Trigger
Functional representation only.
Figure 6-25. Py.x/Mod/Cp.q Pin Schematic
Copyright © 2015, Texas Instruments Incorporated Detailed Description 129
Submit Documentation Feedback
Product Folder Links: MSP432P401R MSP432P401M