Datasheet
16171819202122232425262728293031
0123456789101112131415
UNPEND1, type R/W, offset 0x284, reset 0x0000.0000
INT
ACTIVE0, type RO, offset 0x300, reset 0x0000.0000
INT
INT
ACTIVE1, type RO, offset 0x304, reset 0x0000.0000
INT
PRI0, type R/W, offset 0x400, reset 0x0000.0000
INTCINTD
INTAINTB
PRI1, type R/W, offset 0x404, reset 0x0000.0000
INTCINTD
INTAINTB
PRI2, type R/W, offset 0x408, reset 0x0000.0000
INTCINTD
INTAINTB
PRI3, type R/W, offset 0x40C, reset 0x0000.0000
INTCINTD
INTAINTB
PRI4, type R/W, offset 0x410, reset 0x0000.0000
INTCINTD
INTAINTB
PRI5, type R/W, offset 0x414, reset 0x0000.0000
INTCINTD
INTAINTB
PRI6, type R/W, offset 0x418, reset 0x0000.0000
INTCINTD
INTAINTB
PRI7, type R/W, offset 0x41C, reset 0x0000.0000
INTCINTD
INTAINTB
PRI8, type R/W, offset 0x420, reset 0x0000.0000
INTCINTD
INTAINTB
PRI9, type R/W, offset 0x424, reset 0x0000.0000
INTCINTD
INTAINTB
PRI10, type R/W, offset 0x428, reset 0x0000.0000
INTCINTD
INTAINTB
SWTRIG, type WO, offset 0xF00, reset 0x0000.0000
INTID
Cortex-M3 Peripherals
System Control Block (SCB) Registers
Base 0xE000.E000
CPUID, type RO, offset 0xD00, reset 0x411F.C231
CONVARIMP
REVPARTNO
773June 18, 2012
Texas Instruments-Production Data
Stellaris
®
LM3S8962 Microcontroller
NRND: Not recommended for new designs.