Datasheet
LM26480
0.47 µF
10 µF
LDO
LDO_FB
Buck
Buck_FB
C1
C2
R1
R2
R1
R2
Delay Mask Counter
Delay Mask Counter
Q
Q
R
S
Delay
NPOR
EN1
RDY1
EN2
RDY2
POR
LM26480
SNVS543I –JANUARY 2008–REVISED MAY 2013
www.ti.com
Figure 31. Design Implementation of the Flexible Power-On Reset
Design implementation of the flexible power-on reset. An internal power-on reset of the IC is used with EN1 and
EN2 to produce a reset signal (LOW) to the delay timer nPOR. EN1 and RDY1 or EN2 and RDY2 are used to
generate the set signal (HIGH) to the delay timer. S=R=1 never occurs. The mask timers are triggered off EN1
and EN2 which are gated with RDY1, and RDY2 to generate outputs to the final AND gate to generate the
nPOR.
Under Voltage Lock Out
The LM26480 features an “under voltage lock out circuit”. The function of this circuit is to continuously monitor
the raw input supply voltage (VINLDO12) and automatically disables the four voltage regulators whenever this
supply voltage is less than 2.8 VDC.
The circuit incorporates a bandgap based circuit that establishes the reference used to determine the 2.8 VDC
trip point for a V
IN
OK – Not OK detector. This V
IN
OK signal is then used to gate the enable signals to the four
regulators of the LM26480. When VINLDO12 is greater than 2.8 VDC the four enables control the four
regulators, when VINLDO12 is less than 2.8 VDC the four regulators are disabled by the V
IN
detector being in
the “Not OK” state. The circuit has built in hysteresis to prevent chattering occurring.
Application Notes
External Component Selection
Ideal Resistor Values Common R Values Actual VOUT Feedback Capacitors
Target Actual VOUT
Delta from
R1 (KΩ) R2 (KΩ) R1 (KΩ) R2 (KΩ) C1(pF) C2(pF)
Vout (V) W/ Com/R (V)
Target (V)
0.8 120 200 121 200 0.803 0.002 15 none Buck1
0.9 160 200 162 200 0.905 0.005 15 none Only
22 Submit Documentation Feedback Copyright © 2008–2013, Texas Instruments Incorporated
Product Folder Links: LM26480