Datasheet
System and Peripheral Control Registers
www.ti.com
2.5.3.34 Privileged Peripheral Frame 0 MasterID Protection Register_H (PPS0MSTID_H)
Figure 2-105. Privileged Peripheral Frame 0 MasterID Protection Register_H (PPS0MSTID_H)
(offset = 404h)
31 16
PPS0_QUAD3_MSTID
R/WP-FFFFh
15 0
PPS0_QUAD2_MSTID
R/WP-FFFFh
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privileged mode only; -n = value after reset
Table 2-119. Privileged Peripheral Frame 0 MasterID Protection Register_H (PPS0MSTID_H)
Field Description
Bit Field Value Description
31-16 PPS0_QUAD3_MSTID MasterID filtering for Quadrant 3 of PPS[0].
0 Read: The corresponding master-id is not permitted to access the peripheral
Write: Disable the permission of the corresponding master to access the peripheral
1 Read: The corresponding master-id is permitted to access the peripheral
Write: Enable the permission of the corresponding master to access the peripheral
15-0 PPS0_QUAD2_MSTID MasterID filtering for Quadrant 2 of PPS[0].
0 Read: The corresponding master-id is not permitted to access the peripheral
Write: Disable the permission of the corresponding master to access the peripheral
1 Read: The corresponding master-id is permitted to access the peripheral
Write: Enable the permission of the corresponding master to access the peripheral
230
Architecture SPNU562–May 2014
Submit Documentation Feedback
Copyright © 2014, Texas Instruments Incorporated