Datasheet

www.ti.com
Control Registers
Table 35-8. DMM Interrupt Set Register (DMMINTSET) Field Descriptions (continued)
Bit Field Value Description
9 DEST0REG2 Destination 0 Region 2 Interrupt Set. This enables the interrupt generation in case data
was accessed at the startaddress of Destination 0 Region 2. This bit is only relevant in
Trace Mode.
User and privilege mode (read):
0 No interrupt will be generated
1 An interrupt will be generated on a write to the start address of this region
Privilege mode (write):
0 No influence on bit
1 Enable interrupt (sets corresponding bit in DMMINTCLR; DMMINTLVL)
8 DEST0REG1 Destination 0 Region 1 Interrupt Set. This enables the interrupt generation in case data
was accessed at the startaddress of Destination 0 Region 1. This bit is only relevant in
Trace Mode.
User and privilege mode (read):
0 No interrupt will be generated
1 An interrupt will be generated on a write to the start address of this region
Privilege mode (write):
0 No influence on bit
1 Enable interrupt (sets corresponding bit in DMMINTCLR; DMMINTLVL)
7 BUSERROR Bus Error Response for errors generated when doing internal bus transfers.
User and privilege mode (read):
0 No interrupt will be generated
1 An interrupt will be generated
Privilege mode (write):
0 No influence on bit
1 Enable interrupt (sets corresponding bit in DMMINTCLR; DMMINTLVL)
6 BUFF_OVF Buffer Overflow. This enables the interrupt generation in case new data is received, while
the previous data still has not been transmitted.
User and privilege mode (read):
0 No interrupt will be generated
1 An interrupt will be generated
Privilege mode (write):
0 No influence on bit
1 Enable interrupt (sets corresponding bit in DMMINTCLR; DMMINTLVL)
5 SRC_OVF Source Overflow. This enables an interrupt if the external system experienced and
overflow which was signalled in the Trace Mode packet.
User and privilege mode (read):
0 No interrupt will be generated
1 An interrupt will be generated
Privilege mode (write):
0 No influence on bit
1 Enable interrupt (sets corresponding bit in DMMINTCLR; DMMINTLVL)
1837
SPNU562May 2014 Data Modification Module (DMM)
Submit Documentation Feedback
Copyright © 2014, Texas Instruments Incorporated