Datasheet

Table Of Contents
EMIF_nCS[3:2]
EMIF_BA[1:0]
13
12
EMIF_ADDR[12:0]
EMIF_nOE
EMIF_DATA[15:0]
EMIF_nWE
10
5
9
7
4
8
6
3
1
EMIF_nDQM[1:0]
30
29
RM46L852
www.ti.com
SPNS185C SEPTEMBER 2012REVISED JUNE 2015
6.14 External Memory Interface (EMIF)
6.14.1 Features
The EMIF includes many features to enhance the ease and flexibility of connecting to external
asynchronous memories or SDRAM devices. The EMIF features includes support for:
3 addressable chip select for asynchronous memories of up to 32KB each
1 addressable chip select space for SDRAMs up to 128MB
8 or 16-bit data bus width
Programmable cycle timings such as setup, strobe, and hold times as well as turnaround time
Select strobe mode
Extended Wait mode
Data bus parking
6.14.2 Electrical and Timing Specifications
6.14.2.1 Asynchronous RAM
Figure 6-12. Asynchronous Memory Read Timing
Copyright © 2012–2015, Texas Instruments Incorporated System Information and Electrical Specifications 95
Submit Documentation Feedback
Product Folder Links: RM46L852